2007-06-13 13:11:23 +02:00
|
|
|
/** @file
|
2008-07-16 12:44:37 +02:00
|
|
|
This file declares PciCfg2 PPI.
|
2007-06-13 13:11:23 +02:00
|
|
|
|
2008-07-16 12:44:37 +02:00
|
|
|
This ppi Provides platform or chipset-specific access to
|
|
|
|
the PCI configuration space for a specific PCI segment.
|
|
|
|
|
2009-05-18 11:13:49 +02:00
|
|
|
Copyright (c) 2006 - 2009, Intel Corporation
|
2007-07-05 08:19:49 +02:00
|
|
|
All rights reserved. This program and the accompanying materials
|
|
|
|
are licensed and made available under the terms and conditions of the BSD License
|
|
|
|
which accompanies this distribution. The full text of the license may be found at
|
|
|
|
http://opensource.org/licenses/bsd-license.php
|
2007-06-13 13:11:23 +02:00
|
|
|
|
2007-07-05 08:19:49 +02:00
|
|
|
THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
|
|
|
|
WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
|
2007-06-13 13:11:23 +02:00
|
|
|
|
|
|
|
@par Revision Reference:
|
2008-10-28 14:04:40 +01:00
|
|
|
This PPI is introduced in PI Version 1.0.
|
2007-06-13 13:11:23 +02:00
|
|
|
|
|
|
|
**/
|
|
|
|
|
|
|
|
#ifndef __PEI_PCI_CFG2_H__
|
|
|
|
#define __PEI_PCI_CFG2_H__
|
|
|
|
|
2009-07-01 11:59:33 +02:00
|
|
|
#include <Library/BaseLib.h>
|
|
|
|
|
2007-06-13 13:11:23 +02:00
|
|
|
#define EFI_PEI_PCI_CFG2_PPI_GUID \
|
|
|
|
{ 0x57a449a, 0x1fdc, 0x4c06, { 0xbf, 0xc9, 0xf5, 0x3f, 0x6a, 0x99, 0xbb, 0x92 } }
|
|
|
|
|
|
|
|
typedef struct _EFI_PEI_PCI_CFG2_PPI EFI_PEI_PCI_CFG2_PPI;
|
|
|
|
|
|
|
|
#define EFI_PEI_PCI_CFG_ADDRESS(bus,dev,func,reg) \
|
2009-07-01 11:59:33 +02:00
|
|
|
(UINT64) ( \
|
|
|
|
(((UINTN) bus) << 24) | \
|
|
|
|
(((UINTN) dev) << 16) | \
|
|
|
|
(((UINTN) func) << 8) | \
|
|
|
|
(((UINTN) (reg)) < 256 ? ((UINTN) (reg)) : (UINT64) (LShiftU64 ((UINT64) (reg), 32))));
|
2007-06-13 13:11:23 +02:00
|
|
|
|
2008-08-14 06:11:35 +02:00
|
|
|
///
|
|
|
|
/// EFI_PEI_PCI_CFG_PPI_WIDTH
|
|
|
|
///
|
2007-06-13 13:11:23 +02:00
|
|
|
typedef enum {
|
2008-12-08 00:00:13 +01:00
|
|
|
///
|
|
|
|
/// 8-bit access
|
|
|
|
///
|
2007-06-13 13:11:23 +02:00
|
|
|
EfiPeiPciCfgWidthUint8 = 0,
|
2008-12-08 00:00:13 +01:00
|
|
|
///
|
|
|
|
/// 16-bit access
|
|
|
|
///
|
2007-06-13 13:11:23 +02:00
|
|
|
EfiPeiPciCfgWidthUint16 = 1,
|
2008-12-08 00:00:13 +01:00
|
|
|
///
|
|
|
|
/// 32-bit access
|
|
|
|
///
|
2007-06-13 13:11:23 +02:00
|
|
|
EfiPeiPciCfgWidthUint32 = 2,
|
2008-12-08 00:00:13 +01:00
|
|
|
///
|
|
|
|
/// 64-bit access
|
|
|
|
///
|
2007-06-13 13:11:23 +02:00
|
|
|
EfiPeiPciCfgWidthUint64 = 3,
|
|
|
|
EfiPeiPciCfgWidthMaximum
|
|
|
|
} EFI_PEI_PCI_CFG_PPI_WIDTH;
|
|
|
|
|
2008-08-14 06:11:35 +02:00
|
|
|
///
|
|
|
|
/// EFI_PEI_PCI_CFG_PPI_PCI_ADDRESS
|
|
|
|
///
|
2007-06-13 13:11:23 +02:00
|
|
|
typedef struct {
|
2008-09-04 05:15:52 +02:00
|
|
|
///
|
|
|
|
/// 8-bit register offset within the PCI configuration space for a given device's function
|
|
|
|
/// space.
|
|
|
|
///
|
2007-06-13 13:11:23 +02:00
|
|
|
UINT8 Register;
|
2008-09-04 05:15:52 +02:00
|
|
|
///
|
|
|
|
/// Only the 3 least-significant bits are used to encode one of 8 possible functions within a
|
|
|
|
/// given device.
|
|
|
|
///
|
2007-06-13 13:11:23 +02:00
|
|
|
UINT8 Function;
|
2008-09-04 05:15:52 +02:00
|
|
|
///
|
|
|
|
/// Only the 5 least-significant bits are used to encode one of 32 possible devices.
|
|
|
|
///
|
2007-06-13 13:11:23 +02:00
|
|
|
UINT8 Device;
|
2008-09-04 05:15:52 +02:00
|
|
|
///
|
|
|
|
/// 8-bit value to encode between 0 and 255 buses.
|
|
|
|
///
|
2007-06-13 13:11:23 +02:00
|
|
|
UINT8 Bus;
|
2008-09-04 05:15:52 +02:00
|
|
|
///
|
|
|
|
/// Register number in PCI configuration space. If this field is zero, then Register is used
|
|
|
|
/// for the register number. If this field is non-zero, then Register is ignored and this field
|
|
|
|
/// is used for the register number.
|
|
|
|
///
|
2007-06-13 13:11:23 +02:00
|
|
|
UINT32 ExtendedRegister;
|
|
|
|
} EFI_PEI_PCI_CFG_PPI_PCI_ADDRESS;
|
|
|
|
|
|
|
|
/**
|
|
|
|
Reads from or write to a given location in the PCI configuration space.
|
|
|
|
|
|
|
|
@param PeiServices An indirect pointer to the PEI Services Table published by the PEI Foundation.
|
|
|
|
|
|
|
|
@param This Pointer to local data for the interface.
|
|
|
|
|
2007-07-05 08:19:49 +02:00
|
|
|
@param Width The width of the access. Enumerated in bytes.
|
2007-06-13 13:11:23 +02:00
|
|
|
See EFI_PEI_PCI_CFG_PPI_WIDTH above.
|
|
|
|
|
2007-07-05 08:19:49 +02:00
|
|
|
@param Address The physical address of the access. The format of
|
2007-06-13 13:11:23 +02:00
|
|
|
the address is described by EFI_PEI_PCI_CFG_PPI_PCI_ADDRESS.
|
|
|
|
|
|
|
|
@param Buffer A pointer to the buffer of data..
|
|
|
|
|
|
|
|
|
|
|
|
@retval EFI_SUCCESS The function completed successfully.
|
|
|
|
|
|
|
|
@retval EFI_DEVICE_ERROR There was a problem with the transaction.
|
|
|
|
|
|
|
|
@retval EFI_DEVICE_NOT_READY The device is not capable of supporting the operation at this
|
|
|
|
time.
|
|
|
|
|
|
|
|
**/
|
|
|
|
typedef
|
|
|
|
EFI_STATUS
|
2008-06-24 09:14:18 +02:00
|
|
|
(EFIAPI *EFI_PEI_PCI_CFG2_PPI_IO)(
|
2007-06-18 22:28:02 +02:00
|
|
|
IN CONST EFI_PEI_SERVICES **PeiServices,
|
|
|
|
IN CONST EFI_PEI_PCI_CFG2_PPI *This,
|
2007-07-24 11:05:24 +02:00
|
|
|
IN EFI_PEI_PCI_CFG_PPI_WIDTH Width,
|
|
|
|
IN UINT64 Address,
|
2007-06-13 13:11:23 +02:00
|
|
|
IN OUT VOID *Buffer
|
|
|
|
);
|
|
|
|
|
|
|
|
|
|
|
|
/**
|
2008-07-16 12:44:37 +02:00
|
|
|
Performs a read-modify-write operation on the contents
|
|
|
|
from a given location in the PCI configuration space.
|
2007-06-13 13:11:23 +02:00
|
|
|
|
2007-07-05 08:19:49 +02:00
|
|
|
@param PeiServices An indirect pointer to the PEI Services Table
|
2007-06-13 13:11:23 +02:00
|
|
|
published by the PEI Foundation.
|
|
|
|
|
|
|
|
@param This Pointer to local data for the interface.
|
|
|
|
|
|
|
|
@param Width The width of the access. Enumerated in bytes. Type
|
|
|
|
EFI_PEI_PCI_CFG_PPI_WIDTH is defined in Read().
|
|
|
|
|
|
|
|
@param Address The physical address of the access.
|
|
|
|
|
2007-07-05 08:19:49 +02:00
|
|
|
@param SetBits Points to value to bitwise-OR with the read configuration value.
|
2007-06-13 13:11:23 +02:00
|
|
|
|
|
|
|
The size of the value is determined by Width.
|
|
|
|
|
2007-07-05 08:19:49 +02:00
|
|
|
@param ClearBits Points to the value to negate and bitwise-AND with the read configuration value.
|
2007-06-13 13:11:23 +02:00
|
|
|
The size of the value is determined by Width.
|
|
|
|
|
|
|
|
|
|
|
|
@retval EFI_SUCCESS The function completed successfully.
|
|
|
|
|
|
|
|
@retval EFI_DEVICE_ERROR There was a problem with the transaction.
|
|
|
|
|
2007-07-05 08:19:49 +02:00
|
|
|
@retval EFI_DEVICE_NOT_READY The device is not capable of supporting
|
2007-06-13 13:11:23 +02:00
|
|
|
the operation at this time.
|
|
|
|
|
|
|
|
**/
|
|
|
|
typedef
|
|
|
|
EFI_STATUS
|
2008-06-24 09:14:18 +02:00
|
|
|
(EFIAPI *EFI_PEI_PCI_CFG2_PPI_RW)(
|
2007-06-13 13:11:23 +02:00
|
|
|
IN CONST EFI_PEI_SERVICES **PeiServices,
|
|
|
|
IN CONST EFI_PEI_PCI_CFG2_PPI *This,
|
2007-07-24 11:05:24 +02:00
|
|
|
IN EFI_PEI_PCI_CFG_PPI_WIDTH Width,
|
|
|
|
IN UINT64 Address,
|
2008-09-04 05:15:52 +02:00
|
|
|
IN VOID *SetBits,
|
|
|
|
IN VOID *ClearBits
|
2007-06-13 13:11:23 +02:00
|
|
|
);
|
|
|
|
|
2008-10-13 04:54:29 +02:00
|
|
|
///
|
|
|
|
/// The EFI_PEI_PCI_CFG_PPI interfaces are used to abstract accesses to PCI
|
|
|
|
/// controllers behind a PCI root bridge controller.
|
|
|
|
///
|
2007-06-13 13:11:23 +02:00
|
|
|
struct _EFI_PEI_PCI_CFG2_PPI {
|
2007-07-05 08:19:49 +02:00
|
|
|
EFI_PEI_PCI_CFG2_PPI_IO Read;
|
|
|
|
EFI_PEI_PCI_CFG2_PPI_IO Write;
|
|
|
|
EFI_PEI_PCI_CFG2_PPI_RW Modify;
|
2008-10-13 04:54:29 +02:00
|
|
|
///
|
|
|
|
/// The PCI bus segment which the specified functions will access.
|
|
|
|
///
|
2007-06-13 13:11:23 +02:00
|
|
|
UINT16 Segment;
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
extern EFI_GUID gEfiPciCfg2PpiGuid;
|
|
|
|
|
|
|
|
#endif
|