2013-07-18 21:06:52 +02:00
|
|
|
//
|
2014-03-01 11:57:55 +01:00
|
|
|
// Copyright (c) 2011-2014, ARM Limited. All rights reserved.
|
2013-07-18 21:06:52 +02:00
|
|
|
//
|
2019-04-04 01:03:21 +02:00
|
|
|
// SPDX-License-Identifier: BSD-2-Clause-Patent
|
2013-07-18 21:06:52 +02:00
|
|
|
//
|
|
|
|
//
|
|
|
|
|
|
|
|
#include <AsmMacroIoLibV8.h>
|
|
|
|
|
2016-08-10 16:24:24 +02:00
|
|
|
ASM_FUNC(_ModuleEntryPoint)
|
2013-07-18 21:06:52 +02:00
|
|
|
// Do early platform specific actions
|
|
|
|
bl ASM_PFX(ArmPlatformPeiBootAction)
|
|
|
|
|
|
|
|
// NOTE: We could be booting from EL3, EL2 or EL1. Need to correctly detect
|
|
|
|
// and configure the system accordingly. EL2 is default if possible.
|
|
|
|
// If we started in EL3 we need to switch and run at EL2.
|
|
|
|
// If we are running at EL2 stay in EL2
|
|
|
|
// If we are starting at EL1 stay in EL1.
|
|
|
|
|
|
|
|
// If started at EL3 Sec is run and switches to EL2 before jumping to PEI.
|
|
|
|
// If started at EL1 or EL2 Sec jumps directly to PEI without making any
|
|
|
|
// changes.
|
|
|
|
|
|
|
|
// Which EL are we running at? Every EL needs some level of setup...
|
2014-03-01 11:57:55 +01:00
|
|
|
// We should not run this code in EL3
|
|
|
|
EL1_OR_EL2(x0)
|
2013-07-18 21:06:52 +02:00
|
|
|
1:bl ASM_PFX(SetupExceptionLevel1)
|
|
|
|
b ASM_PFX(MainEntryPoint)
|
|
|
|
2:bl ASM_PFX(SetupExceptionLevel2)
|
|
|
|
b ASM_PFX(MainEntryPoint)
|
|
|
|
|
|
|
|
ASM_PFX(MainEntryPoint):
|
|
|
|
// Identify CPU ID
|
|
|
|
bl ASM_PFX(ArmReadMpidr)
|
|
|
|
// Keep a copy of the MpId register value
|
|
|
|
mov x5, x0
|
|
|
|
|
|
|
|
// Is it the Primary Core ?
|
|
|
|
bl ASM_PFX(ArmPlatformIsPrimaryCore)
|
|
|
|
|
|
|
|
// Get the top of the primary stacks (and the base of the secondary stacks)
|
2016-08-10 16:24:24 +02:00
|
|
|
MOV64 (x1, FixedPcdGet64(PcdCPUCoresStackBase) + FixedPcdGet32(PcdCPUCorePrimaryStackSize))
|
2013-07-18 21:06:52 +02:00
|
|
|
|
|
|
|
// x0 is equal to 1 if I am the primary core
|
|
|
|
cmp x0, #1
|
|
|
|
b.eq _SetupPrimaryCoreStack
|
|
|
|
|
|
|
|
_SetupSecondaryCoreStack:
|
|
|
|
// x1 contains the base of the secondary stacks
|
|
|
|
|
|
|
|
// Get the Core Position
|
|
|
|
mov x6, x1 // Save base of the secondary stacks
|
|
|
|
mov x0, x5
|
|
|
|
bl ASM_PFX(ArmPlatformGetCorePosition)
|
|
|
|
// The stack starts at the top of the stack region. Add '1' to the Core Position to get the top of the stack
|
|
|
|
add x0, x0, #1
|
|
|
|
|
|
|
|
// StackOffset = CorePos * StackSize
|
2016-08-10 16:24:24 +02:00
|
|
|
MOV32 (x2, FixedPcdGet32(PcdCPUCoreSecondaryStackSize))
|
2013-07-18 21:06:52 +02:00
|
|
|
mul x0, x0, x2
|
|
|
|
// SP = StackBase + StackOffset
|
|
|
|
add sp, x6, x0
|
|
|
|
|
|
|
|
_PrepareArguments:
|
|
|
|
// The PEI Core Entry Point has been computed by GenFV and stored in the second entry of the Reset Vector
|
2016-08-10 16:24:24 +02:00
|
|
|
MOV64 (x2, FixedPcdGet64(PcdFvBaseAddress))
|
|
|
|
ldr x1, [x2, #8]
|
2013-07-18 21:06:52 +02:00
|
|
|
|
|
|
|
// Move sec startup address into a data register
|
|
|
|
// Ensure we're jumping to FV version of the code (not boot remapped alias)
|
2016-08-10 16:24:24 +02:00
|
|
|
ldr x3, =ASM_PFX(CEntryPoint)
|
2013-07-18 21:06:52 +02:00
|
|
|
|
2018-11-16 23:49:14 +01:00
|
|
|
// Set the frame pointer to NULL so any backtraces terminate here
|
|
|
|
mov x29, xzr
|
|
|
|
|
2013-07-18 21:06:52 +02:00
|
|
|
// Jump to PrePeiCore C code
|
|
|
|
// x0 = mp_id
|
|
|
|
// x1 = pei_core_address
|
|
|
|
mov x0, x5
|
|
|
|
blr x3
|
|
|
|
|
|
|
|
_SetupPrimaryCoreStack:
|
2015-11-27 18:07:31 +01:00
|
|
|
mov sp, x1
|
2017-10-20 12:44:04 +02:00
|
|
|
MOV64 (x8, FixedPcdGet64 (PcdCPUCoresStackBase))
|
|
|
|
MOV64 (x9, FixedPcdGet32 (PcdInitValueInTempStack) |\
|
|
|
|
FixedPcdGet32 (PcdInitValueInTempStack) << 32)
|
|
|
|
0:stp x9, x9, [x8], #16
|
|
|
|
cmp x8, x1
|
|
|
|
b.lt 0b
|
2013-07-18 21:06:52 +02:00
|
|
|
b _PrepareArguments
|