2010-02-18 05:25:31 +01:00
|
|
|
#------------------------------------------------------------------------------
|
|
|
|
#
|
2010-04-13 21:27:03 +02:00
|
|
|
# Copyright (c) 2008-2010 Apple Inc. All rights reserved.
|
2010-02-18 05:25:31 +01:00
|
|
|
#
|
|
|
|
# All rights reserved. This program and the accompanying materials
|
|
|
|
# are licensed and made available under the terms and conditions of the BSD License
|
|
|
|
# which accompanies this distribution. The full text of the license may be found at
|
|
|
|
# http://opensource.org/licenses/bsd-license.php
|
|
|
|
#
|
|
|
|
# THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
|
|
|
|
# WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
|
|
|
|
#
|
|
|
|
#------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
.globl ASM_PFX(Cp15IdCode)
|
|
|
|
.globl ASM_PFX(Cp15CacheInfo)
|
|
|
|
.globl ASM_PFX(ArmEnableInterrupts)
|
|
|
|
.globl ASM_PFX(ArmDisableInterrupts)
|
|
|
|
.globl ASM_PFX(ArmGetInterruptState)
|
2010-03-05 03:15:41 +01:00
|
|
|
.globl ASM_PFX(ArmEnableFiq)
|
|
|
|
.globl ASM_PFX(ArmDisableFiq)
|
|
|
|
.globl ASM_PFX(ArmGetFiqState)
|
2010-02-18 05:25:31 +01:00
|
|
|
.globl ASM_PFX(ArmInvalidateTlb)
|
|
|
|
.globl ASM_PFX(ArmSetTranslationTableBaseAddress)
|
|
|
|
.globl ASM_PFX(ArmGetTranslationTableBaseAddress)
|
|
|
|
.globl ASM_PFX(ArmSetDomainAccessControl)
|
2010-04-13 21:27:03 +02:00
|
|
|
.globl ASM_PFX(ArmUpdateTranslationTableEntry)
|
2010-02-18 05:25:31 +01:00
|
|
|
.globl ASM_PFX(CPSRMaskInsert)
|
|
|
|
.globl ASM_PFX(CPSRRead)
|
2010-02-19 19:51:10 +01:00
|
|
|
.globl ASM_PFX(ReadCCSIDR)
|
|
|
|
.globl ASM_PFX(ReadCLIDR)
|
|
|
|
|
2010-04-13 21:27:03 +02:00
|
|
|
.text
|
|
|
|
.align 2
|
2010-02-18 05:25:31 +01:00
|
|
|
|
|
|
|
#------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
ASM_PFX(Cp15IdCode):
|
|
|
|
mrc p15,0,R0,c0,c0,0
|
|
|
|
bx LR
|
|
|
|
|
|
|
|
ASM_PFX(Cp15CacheInfo):
|
|
|
|
mrc p15,0,R0,c0,c0,1
|
|
|
|
bx LR
|
|
|
|
|
|
|
|
ASM_PFX(ArmEnableInterrupts):
|
2010-02-19 19:51:10 +01:00
|
|
|
cpsie i
|
2010-02-18 05:25:31 +01:00
|
|
|
bx LR
|
|
|
|
|
|
|
|
ASM_PFX(ArmDisableInterrupts):
|
2010-02-19 19:51:10 +01:00
|
|
|
cpsid i
|
2010-02-18 05:25:31 +01:00
|
|
|
bx LR
|
|
|
|
|
|
|
|
ASM_PFX(ArmGetInterruptState):
|
|
|
|
mrs R0,CPSR
|
|
|
|
tst R0,#0x80 @Check if IRQ is enabled.
|
|
|
|
moveq R0,#1
|
|
|
|
movne R0,#0
|
|
|
|
bx LR
|
|
|
|
|
2010-03-05 03:15:41 +01:00
|
|
|
ASM_PFX(ArmEnableFiq):
|
|
|
|
cpsie f
|
|
|
|
bx LR
|
|
|
|
|
|
|
|
ASM_PFX(ArmDisableFiq):
|
|
|
|
cpsid f
|
|
|
|
bx LR
|
|
|
|
|
|
|
|
ASM_PFX(ArmGetFiqState):
|
|
|
|
mrs R0,CPSR
|
2010-04-13 21:27:03 +02:00
|
|
|
tst R0,#0x40 @Check if FIQ is enabled.
|
2010-03-05 03:15:41 +01:00
|
|
|
moveq R0,#1
|
|
|
|
movne R0,#0
|
|
|
|
bx LR
|
|
|
|
|
2010-02-18 05:25:31 +01:00
|
|
|
ASM_PFX(ArmInvalidateTlb):
|
|
|
|
mov r0,#0
|
|
|
|
mcr p15,0,r0,c8,c7,0
|
2010-04-13 21:27:03 +02:00
|
|
|
mcr p15,0,R9,c7,c5,6 @ BPIALL Invalidate Branch predictor array. R9 == NoOp
|
|
|
|
dsb
|
2010-02-19 19:51:10 +01:00
|
|
|
isb
|
2010-02-18 05:25:31 +01:00
|
|
|
bx lr
|
|
|
|
|
|
|
|
ASM_PFX(ArmSetTranslationTableBaseAddress):
|
|
|
|
mcr p15,0,r0,c2,c0,0
|
2010-02-19 19:51:10 +01:00
|
|
|
isb
|
2010-02-18 05:25:31 +01:00
|
|
|
bx lr
|
|
|
|
|
|
|
|
ASM_PFX(ArmGetTranslationTableBaseAddress):
|
|
|
|
mrc p15,0,r0,c2,c0,0
|
2010-04-13 21:27:03 +02:00
|
|
|
isb
|
2010-02-18 05:25:31 +01:00
|
|
|
bx lr
|
|
|
|
|
|
|
|
|
|
|
|
ASM_PFX(ArmSetDomainAccessControl):
|
|
|
|
mcr p15,0,r0,c3,c0,0
|
2010-02-19 19:51:10 +01:00
|
|
|
isb
|
2010-02-18 05:25:31 +01:00
|
|
|
bx lr
|
|
|
|
|
2010-04-13 21:27:03 +02:00
|
|
|
//
|
|
|
|
//VOID
|
|
|
|
//ArmUpdateTranslationTableEntry (
|
|
|
|
// IN VOID *TranslationTableEntry // R0
|
|
|
|
// IN VOID *MVA // R1
|
|
|
|
// );
|
|
|
|
ASM_PFX(ArmUpdateTranslationTableEntry):
|
|
|
|
mcr p15,0,R0,c7,c14,1 @ DCCIMVAC Clean data cache by MVA
|
|
|
|
dsb
|
|
|
|
mcr p15,0,R1,c8,c7,1 @ TLBIMVA TLB Invalidate MVA
|
|
|
|
mcr p15,0,R9,c7,c5,6 @ BPIALL Invalidate Branch predictor array. R9 == NoOp
|
|
|
|
dsb
|
|
|
|
isb
|
|
|
|
bx lr
|
|
|
|
|
2010-02-18 05:25:31 +01:00
|
|
|
ASM_PFX(CPSRMaskInsert): @ on entry, r0 is the mask and r1 is the field to insert
|
|
|
|
stmfd sp!, {r4-r12, lr} @ save all the banked registers
|
|
|
|
mov r3, sp @ copy the stack pointer into a non-banked register
|
|
|
|
mrs r2, cpsr @ read the cpsr
|
|
|
|
bic r2, r2, r0 @ clear mask in the cpsr
|
|
|
|
and r1, r1, r0 @ clear bits outside the mask in the input
|
|
|
|
orr r2, r2, r1 @ set field
|
|
|
|
msr cpsr_cxsf, r2 @ write back cpsr (may have caused a mode switch)
|
2010-04-13 21:27:03 +02:00
|
|
|
isb
|
2010-02-18 05:25:31 +01:00
|
|
|
mov sp, r3 @ restore stack pointer
|
|
|
|
ldmfd sp!, {r4-r12, lr} @ restore registers
|
|
|
|
bx lr @ return (hopefully thumb-safe!)
|
|
|
|
|
|
|
|
ASM_PFX(CPSRRead):
|
|
|
|
mrs r0, cpsr
|
|
|
|
bx lr
|
|
|
|
|
2010-04-13 21:27:03 +02:00
|
|
|
// UINT32
|
|
|
|
// ReadCCSIDR (
|
|
|
|
// IN UINT32 CSSELR
|
|
|
|
// )
|
2010-02-19 19:51:10 +01:00
|
|
|
ASM_PFX(ReadCCSIDR):
|
|
|
|
mcr p15,2,r0,c0,c0,0 @ Write Cache Size Selection Register (CSSELR)
|
|
|
|
isb
|
|
|
|
mrc p15,1,r0,c0,c0,0 @ Read current CP15 Cache Size ID Register (CCSIDR)
|
|
|
|
bx lr
|
|
|
|
|
2010-04-13 21:27:03 +02:00
|
|
|
// UINT32
|
|
|
|
// ReadCLIDR (
|
|
|
|
// IN UINT32 CSSELR
|
|
|
|
// )
|
2010-02-19 19:51:10 +01:00
|
|
|
ASM_PFX(ReadCLIDR):
|
|
|
|
mrc p15,1,r0,c0,c0,1 @ Read CP15 Cache Level ID Register
|
2010-04-13 21:27:03 +02:00
|
|
|
bx lr
|
2010-02-19 19:51:10 +01:00
|
|
|
|
2010-02-18 05:25:31 +01:00
|
|
|
ASM_FUNCTION_REMOVE_IF_UNREFERENCED
|