mirror of https://github.com/acidanthera/audk.git
158 lines
4.6 KiB
ArmAsm
158 lines
4.6 KiB
ArmAsm
#------------------------------------------------------------------------------
|
|
#
|
|
# Copyright (c) 2008 - 2009, Apple Inc. All rights reserved.<BR>
|
|
#
|
|
# This program and the accompanying materials
|
|
# are licensed and made available under the terms and conditions of the BSD License
|
|
# which accompanies this distribution. The full text of the license may be found at
|
|
# http://opensource.org/licenses/bsd-license.php
|
|
#
|
|
# THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
|
|
# WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
|
|
#
|
|
#------------------------------------------------------------------------------
|
|
|
|
#include <AsmMacroIoLib.h>
|
|
|
|
.text
|
|
.align 2
|
|
GCC_ASM_EXPORT(ArmCleanInvalidateDataCache)
|
|
GCC_ASM_EXPORT(ArmCleanDataCache)
|
|
GCC_ASM_EXPORT(ArmInvalidateDataCache)
|
|
GCC_ASM_EXPORT(ArmInvalidateInstructionCache)
|
|
GCC_ASM_EXPORT(ArmInvalidateDataCacheEntryByMVA)
|
|
GCC_ASM_EXPORT(ArmCleanDataCacheEntryByMVA)
|
|
GCC_ASM_EXPORT(ArmCleanInvalidateDataCacheEntryByMVA)
|
|
GCC_ASM_EXPORT(ArmEnableMmu)
|
|
GCC_ASM_EXPORT(ArmDisableMmu)
|
|
GCC_ASM_EXPORT(ArmMmuEnabled)
|
|
GCC_ASM_EXPORT(ArmEnableDataCache)
|
|
GCC_ASM_EXPORT(ArmDisableDataCache)
|
|
GCC_ASM_EXPORT(ArmEnableInstructionCache)
|
|
GCC_ASM_EXPORT(ArmDisableInstructionCache)
|
|
GCC_ASM_EXPORT(ArmEnableBranchPrediction)
|
|
GCC_ASM_EXPORT(ArmDisableBranchPrediction)
|
|
GCC_ASM_EXPORT(ArmDataMemoryBarrier)
|
|
GCC_ASM_EXPORT(ArmDataSyncronizationBarrier)
|
|
GCC_ASM_EXPORT(ArmInstructionSynchronizationBarrier)
|
|
|
|
|
|
.set DC_ON, (0x1<<2)
|
|
.set IC_ON, (0x1<<12)
|
|
.set XP_ON, (0x1<<23)
|
|
|
|
ASM_PFX(ArmInvalidateDataCacheEntryByMVA):
|
|
mcr p15, 0, r0, c7, c6, 1 @invalidate single data cache line
|
|
bx lr
|
|
|
|
|
|
ASM_PFX(ArmCleanDataCacheEntryByMVA):
|
|
mcr p15, 0, r0, c7, c10, 1 @clean single data cache line
|
|
bx lr
|
|
|
|
|
|
ASM_PFX(ArmCleanInvalidateDataCacheEntryByMVA):
|
|
mcr p15, 0, r0, c7, c14, 1 @clean and invalidate single data cache line
|
|
bx lr
|
|
|
|
|
|
ASM_PFX(ArmCleanDataCache):
|
|
mcr p15, 0, r0, c7, c10, 0 @ clean entire data cache
|
|
bx lr
|
|
|
|
|
|
ASM_PFX(ArmCleanInvalidateDataCache):
|
|
mcr p15, 0, r0, c7, c14, 0 @ clean and invalidate entire data cache
|
|
bx lr
|
|
|
|
|
|
ASM_PFX(ArmInvalidateDataCache):
|
|
mcr p15, 0, r0, c7, c6, 0 @ invalidate entire data cache
|
|
bx lr
|
|
|
|
|
|
ASM_PFX(ArmInvalidateInstructionCache):
|
|
mcr p15, 0, r0, c7, c5, 0 @invalidate entire instruction cache
|
|
mov R0,#0
|
|
mcr p15,0,R0,c7,c5,4 @Flush Prefetch buffer
|
|
bx lr
|
|
|
|
ASM_PFX(ArmEnableMmu):
|
|
mrc p15,0,R0,c1,c0,0
|
|
orr R0,R0,#1
|
|
mcr p15,0,R0,c1,c0,0
|
|
bx LR
|
|
|
|
ASM_PFX(ArmMmuEnabled):
|
|
mrc p15,0,R0,c1,c0,0
|
|
and R0,R0,#1
|
|
bx LR
|
|
|
|
ASM_PFX(ArmDisableMmu):
|
|
mrc p15,0,R0,c1,c0,0
|
|
bic R0,R0,#1
|
|
mcr p15,0,R0,c1,c0,0
|
|
mov R0,#0
|
|
mcr p15,0,R0,c7,c10,4 @Data synchronization barrier
|
|
mov R0,#0
|
|
mcr p15,0,R0,c7,c5,4 @Flush Prefetch buffer
|
|
bx LR
|
|
|
|
ASM_PFX(ArmEnableDataCache):
|
|
LoadConstantToReg(DC_ON, R1) @ldr R1,=DC_ON
|
|
mrc p15,0,R0,c1,c0,0 @Read control register configuration data
|
|
orr R0,R0,R1 @Set C bit
|
|
mcr p15,0,r0,c1,c0,0 @Write control register configuration data
|
|
bx LR
|
|
|
|
ASM_PFX(ArmDisableDataCache):
|
|
LoadConstantToReg(DC_ON, R1) @ldr R1,=DC_ON
|
|
mrc p15,0,R0,c1,c0,0 @Read control register configuration data
|
|
bic R0,R0,R1 @Clear C bit
|
|
mcr p15,0,r0,c1,c0,0 @Write control register configuration data
|
|
bx LR
|
|
|
|
ASM_PFX(ArmEnableInstructionCache):
|
|
ldr R1,=IC_ON
|
|
mrc p15,0,R0,c1,c0,0 @Read control register configuration data
|
|
orr R0,R0,R1 @Set I bit
|
|
mcr p15,0,r0,c1,c0,0 @Write control register configuration data
|
|
bx LR
|
|
|
|
ASM_PFX(ArmDisableInstructionCache):
|
|
ldr R1,=IC_ON
|
|
mrc p15,0,R0,c1,c0,0 @Read control register configuration data
|
|
bic R0,R0,R1 @Clear I bit.
|
|
mcr p15,0,r0,c1,c0,0 @Write control register configuration data
|
|
bx LR
|
|
|
|
ASM_PFX(ArmEnableBranchPrediction):
|
|
mrc p15, 0, r0, c1, c0, 0
|
|
orr r0, r0, #0x00000800
|
|
mcr p15, 0, r0, c1, c0, 0
|
|
bx LR
|
|
|
|
ASM_PFX(ArmDisableBranchPrediction):
|
|
mrc p15, 0, r0, c1, c0, 0
|
|
bic r0, r0, #0x00000800
|
|
mcr p15, 0, r0, c1, c0, 0
|
|
bx LR
|
|
|
|
ASM_PFX(ArmDataMemoryBarrier):
|
|
mov R0, #0
|
|
mcr P15, #0, R0, C7, C10, #5
|
|
bx LR
|
|
|
|
ASM_PFX(ArmDataSyncronizationBarrier):
|
|
mov R0, #0
|
|
mcr P15, #0, R0, C7, C10, #4
|
|
bx LR
|
|
|
|
ASM_PFX(ArmInstructionSynchronizationBarrier):
|
|
mov R0, #0
|
|
mcr P15, #0, R0, C7, C5, #4
|
|
bx LR
|
|
|
|
|
|
ASM_FUNCTION_REMOVE_IF_UNREFERENCED
|