2007-06-19 12:55:24 +02:00
|
|
|
/** @file
|
2008-11-14 04:45:34 +01:00
|
|
|
Provides services to access PCI Configuration Space.
|
2018-06-27 15:11:33 +02:00
|
|
|
|
|
|
|
These functions perform PCI configuration cycles using the default PCI configuration
|
|
|
|
access method. This may use I/O ports 0xCF8 and 0xCFC to perform PCI configuration accesses,
|
|
|
|
or it may use MMIO registers relative to the PcdPciExpressBaseAddress, or it may use some
|
|
|
|
alternate access method. Modules will typically use the PCI Library for its PCI configuration
|
|
|
|
accesses. However, if a module requires a mix of PCI access methods, the PCI CF8 Library or
|
|
|
|
PCI Express Library may be used in conjunction with the PCI Library. The functionality of
|
|
|
|
these three libraries is identical. The PCI CF8 Library and PCI Express Library simply use
|
2008-11-24 08:54:01 +01:00
|
|
|
explicit access methods.
|
2007-06-19 12:55:24 +02:00
|
|
|
|
2018-06-27 15:11:33 +02:00
|
|
|
Copyright (c) 2006 - 2018, Intel Corporation. All rights reserved.<BR>
|
2010-04-23 17:46:20 +02:00
|
|
|
This program and the accompanying materials
|
2008-11-14 04:45:34 +01:00
|
|
|
are licensed and made available under the terms and conditions of the BSD License
|
|
|
|
which accompanies this distribution. The full text of the license may be found at
|
|
|
|
http://opensource.org/licenses/bsd-license.php
|
2007-06-19 12:55:24 +02:00
|
|
|
|
2008-11-14 04:45:34 +01:00
|
|
|
THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
|
|
|
|
WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
|
2007-06-19 12:55:24 +02:00
|
|
|
|
|
|
|
**/
|
|
|
|
|
|
|
|
#ifndef __PCI_LIB_H__
|
|
|
|
#define __PCI_LIB_H__
|
|
|
|
|
|
|
|
/**
|
|
|
|
Macro that converts PCI Bus, PCI Device, PCI Function and PCI Register to an
|
|
|
|
address that can be passed to the PCI Library functions.
|
|
|
|
|
|
|
|
@param Bus PCI Bus number. Range 0..255.
|
|
|
|
@param Device PCI Device number. Range 0..31.
|
|
|
|
@param Function PCI Function number. Range 0..7.
|
|
|
|
@param Register PCI Register number. Range 0..255 for PCI. Range 0..4095
|
|
|
|
for PCI Express.
|
|
|
|
|
|
|
|
@return The encoded PCI address.
|
|
|
|
|
|
|
|
**/
|
2009-06-11 03:46:51 +02:00
|
|
|
#define PCI_LIB_ADDRESS(Bus,Device,Function,Register) \
|
|
|
|
(((Register) & 0xfff) | (((Function) & 0x07) << 12) | (((Device) & 0x1f) << 15) | (((Bus) & 0xff) << 20))
|
2007-06-19 12:55:24 +02:00
|
|
|
|
2008-11-24 09:29:02 +01:00
|
|
|
/**
|
2018-06-27 15:11:33 +02:00
|
|
|
Registers a PCI device so PCI configuration registers may be accessed after
|
2008-11-24 09:29:02 +01:00
|
|
|
SetVirtualAddressMap().
|
2018-06-27 15:11:33 +02:00
|
|
|
|
|
|
|
Registers the PCI device specified by Address so all the PCI configuration registers
|
2008-12-05 08:07:50 +01:00
|
|
|
associated with that PCI device may be accessed after SetVirtualAddressMap() is called.
|
2018-06-27 15:11:33 +02:00
|
|
|
|
2008-11-24 09:29:02 +01:00
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
|
|
|
|
@param Address Address that encodes the PCI Bus, Device, Function and
|
|
|
|
Register.
|
2018-06-27 15:11:33 +02:00
|
|
|
|
2008-11-24 09:29:02 +01:00
|
|
|
@retval RETURN_SUCCESS The PCI device was registered for runtime access.
|
2018-06-27 15:11:33 +02:00
|
|
|
@retval RETURN_UNSUPPORTED An attempt was made to call this function
|
2008-11-24 09:29:02 +01:00
|
|
|
after ExitBootServices().
|
|
|
|
@retval RETURN_UNSUPPORTED The resources required to access the PCI device
|
|
|
|
at runtime could not be mapped.
|
|
|
|
@retval RETURN_OUT_OF_RESOURCES There are not enough resources available to
|
|
|
|
complete the registration.
|
|
|
|
|
|
|
|
**/
|
|
|
|
RETURN_STATUS
|
|
|
|
EFIAPI
|
|
|
|
PciRegisterForRuntimeAccess (
|
|
|
|
IN UINTN Address
|
|
|
|
);
|
|
|
|
|
2007-06-19 12:55:24 +02:00
|
|
|
/**
|
|
|
|
Reads an 8-bit PCI configuration register.
|
|
|
|
|
|
|
|
Reads and returns the 8-bit PCI configuration register specified by Address.
|
|
|
|
This function must guarantee that all PCI read and write operations are
|
|
|
|
serialized.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
|
|
|
|
@param Address Address that encodes the PCI Bus, Device, Function and
|
|
|
|
Register.
|
|
|
|
|
|
|
|
@return The read value from the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT8
|
|
|
|
EFIAPI
|
|
|
|
PciRead8 (
|
|
|
|
IN UINTN Address
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Writes an 8-bit PCI configuration register.
|
|
|
|
|
|
|
|
Writes the 8-bit PCI configuration register specified by Address with the
|
|
|
|
value specified by Value. Value is returned. This function must guarantee
|
|
|
|
that all PCI read and write operations are serialized.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
|
|
|
|
@param Address Address that encodes the PCI Bus, Device, Function and
|
|
|
|
Register.
|
|
|
|
@param Value The value to write.
|
|
|
|
|
|
|
|
@return The value written to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT8
|
|
|
|
EFIAPI
|
|
|
|
PciWrite8 (
|
|
|
|
IN UINTN Address,
|
2008-07-08 07:18:46 +02:00
|
|
|
IN UINT8 Value
|
2007-06-19 12:55:24 +02:00
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
2008-12-05 10:50:02 +01:00
|
|
|
Performs a bitwise OR of an 8-bit PCI configuration register with
|
2007-06-19 12:55:24 +02:00
|
|
|
an 8-bit value.
|
|
|
|
|
|
|
|
Reads the 8-bit PCI configuration register specified by Address, performs a
|
2008-12-05 10:50:02 +01:00
|
|
|
bitwise OR between the read result and the value specified by
|
2007-06-19 12:55:24 +02:00
|
|
|
OrData, and writes the result to the 8-bit PCI configuration register
|
|
|
|
specified by Address. The value written to the PCI configuration register is
|
|
|
|
returned. This function must guarantee that all PCI read and write operations
|
|
|
|
are serialized.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
|
|
|
|
@param Address Address that encodes the PCI Bus, Device, Function and
|
|
|
|
Register.
|
|
|
|
@param OrData The value to OR with the PCI configuration register.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT8
|
|
|
|
EFIAPI
|
|
|
|
PciOr8 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINT8 OrData
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Performs a bitwise AND of an 8-bit PCI configuration register with an 8-bit
|
|
|
|
value.
|
|
|
|
|
|
|
|
Reads the 8-bit PCI configuration register specified by Address, performs a
|
|
|
|
bitwise AND between the read result and the value specified by AndData, and
|
|
|
|
writes the result to the 8-bit PCI configuration register specified by
|
|
|
|
Address. The value written to the PCI configuration register is returned.
|
|
|
|
This function must guarantee that all PCI read and write operations are
|
|
|
|
serialized.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
|
|
|
|
@param Address Address that encodes the PCI Bus, Device, Function and
|
|
|
|
Register.
|
|
|
|
@param AndData The value to AND with the PCI configuration register.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT8
|
|
|
|
EFIAPI
|
|
|
|
PciAnd8 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINT8 AndData
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Performs a bitwise AND of an 8-bit PCI configuration register with an 8-bit
|
2009-06-11 03:46:51 +02:00
|
|
|
value, followed by a bitwise OR with another 8-bit value.
|
2007-06-19 12:55:24 +02:00
|
|
|
|
|
|
|
Reads the 8-bit PCI configuration register specified by Address, performs a
|
|
|
|
bitwise AND between the read result and the value specified by AndData,
|
2008-12-05 10:50:02 +01:00
|
|
|
performs a bitwise OR between the result of the AND operation and
|
2007-06-19 12:55:24 +02:00
|
|
|
the value specified by OrData, and writes the result to the 8-bit PCI
|
|
|
|
configuration register specified by Address. The value written to the PCI
|
|
|
|
configuration register is returned. This function must guarantee that all PCI
|
|
|
|
read and write operations are serialized.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
|
|
|
|
@param Address Address that encodes the PCI Bus, Device, Function and
|
|
|
|
Register.
|
|
|
|
@param AndData The value to AND with the PCI configuration register.
|
|
|
|
@param OrData The value to OR with the result of the AND operation.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT8
|
|
|
|
EFIAPI
|
|
|
|
PciAndThenOr8 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINT8 AndData,
|
|
|
|
IN UINT8 OrData
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Reads a bit field of a PCI configuration register.
|
|
|
|
|
|
|
|
Reads the bit field in an 8-bit PCI configuration register. The bit field is
|
|
|
|
specified by the StartBit and the EndBit. The value of the bit field is
|
|
|
|
returned.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If StartBit is greater than 7, then ASSERT().
|
|
|
|
If EndBit is greater than 7, then ASSERT().
|
|
|
|
If EndBit is less than StartBit, then ASSERT().
|
|
|
|
|
|
|
|
@param Address PCI configuration register to read.
|
|
|
|
@param StartBit The ordinal of the least significant bit in the bit field.
|
|
|
|
Range 0..7.
|
|
|
|
@param EndBit The ordinal of the most significant bit in the bit field.
|
|
|
|
Range 0..7.
|
|
|
|
|
|
|
|
@return The value of the bit field read from the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT8
|
|
|
|
EFIAPI
|
|
|
|
PciBitFieldRead8 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINTN StartBit,
|
|
|
|
IN UINTN EndBit
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Writes a bit field to a PCI configuration register.
|
|
|
|
|
|
|
|
Writes Value to the bit field of the PCI configuration register. The bit
|
|
|
|
field is specified by the StartBit and the EndBit. All other bits in the
|
|
|
|
destination PCI configuration register are preserved. The new value of the
|
|
|
|
8-bit register is returned.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If StartBit is greater than 7, then ASSERT().
|
|
|
|
If EndBit is greater than 7, then ASSERT().
|
|
|
|
If EndBit is less than StartBit, then ASSERT().
|
2012-12-25 03:25:50 +01:00
|
|
|
If Value is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
|
2007-06-19 12:55:24 +02:00
|
|
|
|
|
|
|
@param Address PCI configuration register to write.
|
|
|
|
@param StartBit The ordinal of the least significant bit in the bit field.
|
|
|
|
Range 0..7.
|
|
|
|
@param EndBit The ordinal of the most significant bit in the bit field.
|
|
|
|
Range 0..7.
|
|
|
|
@param Value New value of the bit field.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT8
|
|
|
|
EFIAPI
|
|
|
|
PciBitFieldWrite8 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINTN StartBit,
|
|
|
|
IN UINTN EndBit,
|
|
|
|
IN UINT8 Value
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Reads a bit field in an 8-bit PCI configuration, performs a bitwise OR, and
|
|
|
|
writes the result back to the bit field in the 8-bit port.
|
|
|
|
|
|
|
|
Reads the 8-bit PCI configuration register specified by Address, performs a
|
2008-12-05 10:50:02 +01:00
|
|
|
bitwise OR between the read result and the value specified by
|
2007-06-19 12:55:24 +02:00
|
|
|
OrData, and writes the result to the 8-bit PCI configuration register
|
|
|
|
specified by Address. The value written to the PCI configuration register is
|
|
|
|
returned. This function must guarantee that all PCI read and write operations
|
|
|
|
are serialized. Extra left bits in OrData are stripped.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If StartBit is greater than 7, then ASSERT().
|
|
|
|
If EndBit is greater than 7, then ASSERT().
|
|
|
|
If EndBit is less than StartBit, then ASSERT().
|
2012-12-25 03:25:50 +01:00
|
|
|
If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
|
2007-06-19 12:55:24 +02:00
|
|
|
|
|
|
|
@param Address PCI configuration register to write.
|
|
|
|
@param StartBit The ordinal of the least significant bit in the bit field.
|
|
|
|
Range 0..7.
|
|
|
|
@param EndBit The ordinal of the most significant bit in the bit field.
|
|
|
|
Range 0..7.
|
|
|
|
@param OrData The value to OR with the PCI configuration register.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT8
|
|
|
|
EFIAPI
|
|
|
|
PciBitFieldOr8 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINTN StartBit,
|
|
|
|
IN UINTN EndBit,
|
|
|
|
IN UINT8 OrData
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Reads a bit field in an 8-bit PCI configuration register, performs a bitwise
|
|
|
|
AND, and writes the result back to the bit field in the 8-bit register.
|
|
|
|
|
|
|
|
Reads the 8-bit PCI configuration register specified by Address, performs a
|
|
|
|
bitwise AND between the read result and the value specified by AndData, and
|
|
|
|
writes the result to the 8-bit PCI configuration register specified by
|
|
|
|
Address. The value written to the PCI configuration register is returned.
|
|
|
|
This function must guarantee that all PCI read and write operations are
|
|
|
|
serialized. Extra left bits in AndData are stripped.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If StartBit is greater than 7, then ASSERT().
|
|
|
|
If EndBit is greater than 7, then ASSERT().
|
|
|
|
If EndBit is less than StartBit, then ASSERT().
|
2012-12-25 03:25:50 +01:00
|
|
|
If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
|
2007-06-19 12:55:24 +02:00
|
|
|
|
|
|
|
@param Address PCI configuration register to write.
|
|
|
|
@param StartBit The ordinal of the least significant bit in the bit field.
|
|
|
|
Range 0..7.
|
|
|
|
@param EndBit The ordinal of the most significant bit in the bit field.
|
|
|
|
Range 0..7.
|
|
|
|
@param AndData The value to AND with the PCI configuration register.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT8
|
|
|
|
EFIAPI
|
|
|
|
PciBitFieldAnd8 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINTN StartBit,
|
|
|
|
IN UINTN EndBit,
|
|
|
|
IN UINT8 AndData
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Reads a bit field in an 8-bit port, performs a bitwise AND followed by a
|
2008-12-05 10:50:02 +01:00
|
|
|
bitwise OR, and writes the result back to the bit field in the
|
2007-06-19 12:55:24 +02:00
|
|
|
8-bit port.
|
|
|
|
|
|
|
|
Reads the 8-bit PCI configuration register specified by Address, performs a
|
2008-12-05 10:50:02 +01:00
|
|
|
bitwise AND followed by a bitwise OR between the read result and
|
2007-06-19 12:55:24 +02:00
|
|
|
the value specified by AndData, and writes the result to the 8-bit PCI
|
|
|
|
configuration register specified by Address. The value written to the PCI
|
|
|
|
configuration register is returned. This function must guarantee that all PCI
|
|
|
|
read and write operations are serialized. Extra left bits in both AndData and
|
|
|
|
OrData are stripped.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If StartBit is greater than 7, then ASSERT().
|
|
|
|
If EndBit is greater than 7, then ASSERT().
|
|
|
|
If EndBit is less than StartBit, then ASSERT().
|
2012-12-25 03:25:50 +01:00
|
|
|
If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
|
|
|
|
If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
|
2007-06-19 12:55:24 +02:00
|
|
|
|
|
|
|
@param Address PCI configuration register to write.
|
|
|
|
@param StartBit The ordinal of the least significant bit in the bit field.
|
|
|
|
Range 0..7.
|
|
|
|
@param EndBit The ordinal of the most significant bit in the bit field.
|
|
|
|
Range 0..7.
|
|
|
|
@param AndData The value to AND with the PCI configuration register.
|
|
|
|
@param OrData The value to OR with the result of the AND operation.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT8
|
|
|
|
EFIAPI
|
|
|
|
PciBitFieldAndThenOr8 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINTN StartBit,
|
|
|
|
IN UINTN EndBit,
|
|
|
|
IN UINT8 AndData,
|
|
|
|
IN UINT8 OrData
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Reads a 16-bit PCI configuration register.
|
|
|
|
|
|
|
|
Reads and returns the 16-bit PCI configuration register specified by Address.
|
|
|
|
This function must guarantee that all PCI read and write operations are
|
|
|
|
serialized.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 16-bit boundary, then ASSERT().
|
|
|
|
|
|
|
|
@param Address Address that encodes the PCI Bus, Device, Function and
|
|
|
|
Register.
|
|
|
|
|
|
|
|
@return The read value from the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT16
|
|
|
|
EFIAPI
|
|
|
|
PciRead16 (
|
|
|
|
IN UINTN Address
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Writes a 16-bit PCI configuration register.
|
|
|
|
|
|
|
|
Writes the 16-bit PCI configuration register specified by Address with the
|
|
|
|
value specified by Value. Value is returned. This function must guarantee
|
|
|
|
that all PCI read and write operations are serialized.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 16-bit boundary, then ASSERT().
|
|
|
|
|
|
|
|
@param Address Address that encodes the PCI Bus, Device, Function and
|
|
|
|
Register.
|
|
|
|
@param Value The value to write.
|
|
|
|
|
|
|
|
@return The value written to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT16
|
|
|
|
EFIAPI
|
|
|
|
PciWrite16 (
|
|
|
|
IN UINTN Address,
|
2008-07-08 07:18:46 +02:00
|
|
|
IN UINT16 Value
|
2007-06-19 12:55:24 +02:00
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
2008-12-05 10:50:02 +01:00
|
|
|
Performs a bitwise OR of a 16-bit PCI configuration register with
|
2007-06-19 12:55:24 +02:00
|
|
|
a 16-bit value.
|
|
|
|
|
|
|
|
Reads the 16-bit PCI configuration register specified by Address, performs a
|
2008-12-05 10:50:02 +01:00
|
|
|
bitwise OR between the read result and the value specified by
|
2007-06-19 12:55:24 +02:00
|
|
|
OrData, and writes the result to the 16-bit PCI configuration register
|
|
|
|
specified by Address. The value written to the PCI configuration register is
|
|
|
|
returned. This function must guarantee that all PCI read and write operations
|
|
|
|
are serialized.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 16-bit boundary, then ASSERT().
|
|
|
|
|
|
|
|
@param Address Address that encodes the PCI Bus, Device, Function and
|
|
|
|
Register.
|
|
|
|
@param OrData The value to OR with the PCI configuration register.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT16
|
|
|
|
EFIAPI
|
|
|
|
PciOr16 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINT16 OrData
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Performs a bitwise AND of a 16-bit PCI configuration register with a 16-bit
|
|
|
|
value.
|
|
|
|
|
|
|
|
Reads the 16-bit PCI configuration register specified by Address, performs a
|
|
|
|
bitwise AND between the read result and the value specified by AndData, and
|
|
|
|
writes the result to the 16-bit PCI configuration register specified by
|
|
|
|
Address. The value written to the PCI configuration register is returned.
|
|
|
|
This function must guarantee that all PCI read and write operations are
|
|
|
|
serialized.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 16-bit boundary, then ASSERT().
|
|
|
|
|
|
|
|
@param Address Address that encodes the PCI Bus, Device, Function and
|
|
|
|
Register.
|
|
|
|
@param AndData The value to AND with the PCI configuration register.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT16
|
|
|
|
EFIAPI
|
|
|
|
PciAnd16 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINT16 AndData
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Performs a bitwise AND of a 16-bit PCI configuration register with a 16-bit
|
2008-12-05 10:50:02 +01:00
|
|
|
value, followed a bitwise OR with another 16-bit value.
|
2007-06-19 12:55:24 +02:00
|
|
|
|
|
|
|
Reads the 16-bit PCI configuration register specified by Address, performs a
|
|
|
|
bitwise AND between the read result and the value specified by AndData,
|
2008-12-05 10:50:02 +01:00
|
|
|
performs a bitwise OR between the result of the AND operation and
|
2007-06-19 12:55:24 +02:00
|
|
|
the value specified by OrData, and writes the result to the 16-bit PCI
|
|
|
|
configuration register specified by Address. The value written to the PCI
|
|
|
|
configuration register is returned. This function must guarantee that all PCI
|
|
|
|
read and write operations are serialized.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 16-bit boundary, then ASSERT().
|
|
|
|
|
|
|
|
@param Address Address that encodes the PCI Bus, Device, Function and
|
|
|
|
Register.
|
|
|
|
@param AndData The value to AND with the PCI configuration register.
|
|
|
|
@param OrData The value to OR with the result of the AND operation.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT16
|
|
|
|
EFIAPI
|
|
|
|
PciAndThenOr16 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINT16 AndData,
|
|
|
|
IN UINT16 OrData
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Reads a bit field of a PCI configuration register.
|
|
|
|
|
|
|
|
Reads the bit field in a 16-bit PCI configuration register. The bit field is
|
|
|
|
specified by the StartBit and the EndBit. The value of the bit field is
|
|
|
|
returned.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 16-bit boundary, then ASSERT().
|
|
|
|
If StartBit is greater than 15, then ASSERT().
|
|
|
|
If EndBit is greater than 15, then ASSERT().
|
|
|
|
If EndBit is less than StartBit, then ASSERT().
|
|
|
|
|
|
|
|
@param Address PCI configuration register to read.
|
|
|
|
@param StartBit The ordinal of the least significant bit in the bit field.
|
|
|
|
Range 0..15.
|
|
|
|
@param EndBit The ordinal of the most significant bit in the bit field.
|
|
|
|
Range 0..15.
|
|
|
|
|
|
|
|
@return The value of the bit field read from the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT16
|
|
|
|
EFIAPI
|
|
|
|
PciBitFieldRead16 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINTN StartBit,
|
|
|
|
IN UINTN EndBit
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Writes a bit field to a PCI configuration register.
|
|
|
|
|
|
|
|
Writes Value to the bit field of the PCI configuration register. The bit
|
|
|
|
field is specified by the StartBit and the EndBit. All other bits in the
|
|
|
|
destination PCI configuration register are preserved. The new value of the
|
|
|
|
16-bit register is returned.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 16-bit boundary, then ASSERT().
|
|
|
|
If StartBit is greater than 15, then ASSERT().
|
|
|
|
If EndBit is greater than 15, then ASSERT().
|
|
|
|
If EndBit is less than StartBit, then ASSERT().
|
2012-12-25 03:25:50 +01:00
|
|
|
If Value is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
|
2007-06-19 12:55:24 +02:00
|
|
|
|
|
|
|
@param Address PCI configuration register to write.
|
|
|
|
@param StartBit The ordinal of the least significant bit in the bit field.
|
|
|
|
Range 0..15.
|
|
|
|
@param EndBit The ordinal of the most significant bit in the bit field.
|
|
|
|
Range 0..15.
|
|
|
|
@param Value New value of the bit field.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT16
|
|
|
|
EFIAPI
|
|
|
|
PciBitFieldWrite16 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINTN StartBit,
|
|
|
|
IN UINTN EndBit,
|
|
|
|
IN UINT16 Value
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Reads a bit field in a 16-bit PCI configuration, performs a bitwise OR, and
|
|
|
|
writes the result back to the bit field in the 16-bit port.
|
|
|
|
|
|
|
|
Reads the 16-bit PCI configuration register specified by Address, performs a
|
2008-12-05 10:50:02 +01:00
|
|
|
bitwise OR between the read result and the value specified by
|
2007-06-19 12:55:24 +02:00
|
|
|
OrData, and writes the result to the 16-bit PCI configuration register
|
|
|
|
specified by Address. The value written to the PCI configuration register is
|
|
|
|
returned. This function must guarantee that all PCI read and write operations
|
|
|
|
are serialized. Extra left bits in OrData are stripped.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 16-bit boundary, then ASSERT().
|
|
|
|
If StartBit is greater than 15, then ASSERT().
|
|
|
|
If EndBit is greater than 15, then ASSERT().
|
|
|
|
If EndBit is less than StartBit, then ASSERT().
|
2012-12-25 03:25:50 +01:00
|
|
|
If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
|
2007-06-19 12:55:24 +02:00
|
|
|
|
|
|
|
@param Address PCI configuration register to write.
|
|
|
|
@param StartBit The ordinal of the least significant bit in the bit field.
|
|
|
|
Range 0..15.
|
|
|
|
@param EndBit The ordinal of the most significant bit in the bit field.
|
|
|
|
Range 0..15.
|
|
|
|
@param OrData The value to OR with the PCI configuration register.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT16
|
|
|
|
EFIAPI
|
|
|
|
PciBitFieldOr16 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINTN StartBit,
|
|
|
|
IN UINTN EndBit,
|
|
|
|
IN UINT16 OrData
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Reads a bit field in a 16-bit PCI configuration register, performs a bitwise
|
|
|
|
AND, and writes the result back to the bit field in the 16-bit register.
|
|
|
|
|
|
|
|
Reads the 16-bit PCI configuration register specified by Address, performs a
|
|
|
|
bitwise AND between the read result and the value specified by AndData, and
|
|
|
|
writes the result to the 16-bit PCI configuration register specified by
|
|
|
|
Address. The value written to the PCI configuration register is returned.
|
|
|
|
This function must guarantee that all PCI read and write operations are
|
|
|
|
serialized. Extra left bits in AndData are stripped.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 16-bit boundary, then ASSERT().
|
|
|
|
If StartBit is greater than 15, then ASSERT().
|
|
|
|
If EndBit is greater than 15, then ASSERT().
|
|
|
|
If EndBit is less than StartBit, then ASSERT().
|
2012-12-25 03:25:50 +01:00
|
|
|
If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
|
2007-06-19 12:55:24 +02:00
|
|
|
|
|
|
|
@param Address PCI configuration register to write.
|
|
|
|
@param StartBit The ordinal of the least significant bit in the bit field.
|
|
|
|
Range 0..15.
|
|
|
|
@param EndBit The ordinal of the most significant bit in the bit field.
|
|
|
|
Range 0..15.
|
|
|
|
@param AndData The value to AND with the PCI configuration register.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT16
|
|
|
|
EFIAPI
|
|
|
|
PciBitFieldAnd16 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINTN StartBit,
|
|
|
|
IN UINTN EndBit,
|
|
|
|
IN UINT16 AndData
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Reads a bit field in a 16-bit port, performs a bitwise AND followed by a
|
2008-12-05 10:50:02 +01:00
|
|
|
bitwise OR, and writes the result back to the bit field in the
|
2007-06-19 12:55:24 +02:00
|
|
|
16-bit port.
|
|
|
|
|
|
|
|
Reads the 16-bit PCI configuration register specified by Address, performs a
|
2008-12-05 10:50:02 +01:00
|
|
|
bitwise AND followed by a bitwise OR between the read result and
|
2007-06-19 12:55:24 +02:00
|
|
|
the value specified by AndData, and writes the result to the 16-bit PCI
|
|
|
|
configuration register specified by Address. The value written to the PCI
|
|
|
|
configuration register is returned. This function must guarantee that all PCI
|
|
|
|
read and write operations are serialized. Extra left bits in both AndData and
|
|
|
|
OrData are stripped.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 16-bit boundary, then ASSERT().
|
|
|
|
If StartBit is greater than 15, then ASSERT().
|
|
|
|
If EndBit is greater than 15, then ASSERT().
|
|
|
|
If EndBit is less than StartBit, then ASSERT().
|
2012-12-25 03:25:50 +01:00
|
|
|
If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
|
|
|
|
If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
|
2007-06-19 12:55:24 +02:00
|
|
|
|
|
|
|
@param Address PCI configuration register to write.
|
|
|
|
@param StartBit The ordinal of the least significant bit in the bit field.
|
|
|
|
Range 0..15.
|
|
|
|
@param EndBit The ordinal of the most significant bit in the bit field.
|
|
|
|
Range 0..15.
|
|
|
|
@param AndData The value to AND with the PCI configuration register.
|
|
|
|
@param OrData The value to OR with the result of the AND operation.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT16
|
|
|
|
EFIAPI
|
|
|
|
PciBitFieldAndThenOr16 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINTN StartBit,
|
|
|
|
IN UINTN EndBit,
|
|
|
|
IN UINT16 AndData,
|
|
|
|
IN UINT16 OrData
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Reads a 32-bit PCI configuration register.
|
|
|
|
|
|
|
|
Reads and returns the 32-bit PCI configuration register specified by Address.
|
|
|
|
This function must guarantee that all PCI read and write operations are
|
|
|
|
serialized.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 32-bit boundary, then ASSERT().
|
|
|
|
|
|
|
|
@param Address Address that encodes the PCI Bus, Device, Function and
|
|
|
|
Register.
|
|
|
|
|
|
|
|
@return The read value from the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT32
|
|
|
|
EFIAPI
|
|
|
|
PciRead32 (
|
|
|
|
IN UINTN Address
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Writes a 32-bit PCI configuration register.
|
|
|
|
|
|
|
|
Writes the 32-bit PCI configuration register specified by Address with the
|
|
|
|
value specified by Value. Value is returned. This function must guarantee
|
|
|
|
that all PCI read and write operations are serialized.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 32-bit boundary, then ASSERT().
|
|
|
|
|
|
|
|
@param Address Address that encodes the PCI Bus, Device, Function and
|
|
|
|
Register.
|
|
|
|
@param Value The value to write.
|
|
|
|
|
|
|
|
@return The value written to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT32
|
|
|
|
EFIAPI
|
|
|
|
PciWrite32 (
|
|
|
|
IN UINTN Address,
|
2008-07-08 07:18:46 +02:00
|
|
|
IN UINT32 Value
|
2007-06-19 12:55:24 +02:00
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
2008-12-05 10:50:02 +01:00
|
|
|
Performs a bitwise OR of a 32-bit PCI configuration register with
|
2007-06-19 12:55:24 +02:00
|
|
|
a 32-bit value.
|
|
|
|
|
|
|
|
Reads the 32-bit PCI configuration register specified by Address, performs a
|
2008-12-05 10:50:02 +01:00
|
|
|
bitwise OR between the read result and the value specified by
|
2007-06-19 12:55:24 +02:00
|
|
|
OrData, and writes the result to the 32-bit PCI configuration register
|
|
|
|
specified by Address. The value written to the PCI configuration register is
|
|
|
|
returned. This function must guarantee that all PCI read and write operations
|
|
|
|
are serialized.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 32-bit boundary, then ASSERT().
|
|
|
|
|
|
|
|
@param Address Address that encodes the PCI Bus, Device, Function and
|
|
|
|
Register.
|
|
|
|
@param OrData The value to OR with the PCI configuration register.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT32
|
|
|
|
EFIAPI
|
|
|
|
PciOr32 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINT32 OrData
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Performs a bitwise AND of a 32-bit PCI configuration register with a 32-bit
|
|
|
|
value.
|
|
|
|
|
|
|
|
Reads the 32-bit PCI configuration register specified by Address, performs a
|
|
|
|
bitwise AND between the read result and the value specified by AndData, and
|
|
|
|
writes the result to the 32-bit PCI configuration register specified by
|
|
|
|
Address. The value written to the PCI configuration register is returned.
|
|
|
|
This function must guarantee that all PCI read and write operations are
|
|
|
|
serialized.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 32-bit boundary, then ASSERT().
|
|
|
|
|
|
|
|
@param Address Address that encodes the PCI Bus, Device, Function and
|
|
|
|
Register.
|
|
|
|
@param AndData The value to AND with the PCI configuration register.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT32
|
|
|
|
EFIAPI
|
|
|
|
PciAnd32 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINT32 AndData
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Performs a bitwise AND of a 32-bit PCI configuration register with a 32-bit
|
2008-12-05 10:50:02 +01:00
|
|
|
value, followed a bitwise OR with another 32-bit value.
|
2007-06-19 12:55:24 +02:00
|
|
|
|
|
|
|
Reads the 32-bit PCI configuration register specified by Address, performs a
|
|
|
|
bitwise AND between the read result and the value specified by AndData,
|
2008-12-05 10:50:02 +01:00
|
|
|
performs a bitwise OR between the result of the AND operation and
|
2007-06-19 12:55:24 +02:00
|
|
|
the value specified by OrData, and writes the result to the 32-bit PCI
|
|
|
|
configuration register specified by Address. The value written to the PCI
|
|
|
|
configuration register is returned. This function must guarantee that all PCI
|
|
|
|
read and write operations are serialized.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 32-bit boundary, then ASSERT().
|
|
|
|
|
|
|
|
@param Address Address that encodes the PCI Bus, Device, Function and
|
|
|
|
Register.
|
|
|
|
@param AndData The value to AND with the PCI configuration register.
|
|
|
|
@param OrData The value to OR with the result of the AND operation.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT32
|
|
|
|
EFIAPI
|
|
|
|
PciAndThenOr32 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINT32 AndData,
|
|
|
|
IN UINT32 OrData
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Reads a bit field of a PCI configuration register.
|
|
|
|
|
|
|
|
Reads the bit field in a 32-bit PCI configuration register. The bit field is
|
|
|
|
specified by the StartBit and the EndBit. The value of the bit field is
|
|
|
|
returned.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 32-bit boundary, then ASSERT().
|
|
|
|
If StartBit is greater than 31, then ASSERT().
|
|
|
|
If EndBit is greater than 31, then ASSERT().
|
|
|
|
If EndBit is less than StartBit, then ASSERT().
|
|
|
|
|
|
|
|
@param Address PCI configuration register to read.
|
|
|
|
@param StartBit The ordinal of the least significant bit in the bit field.
|
|
|
|
Range 0..31.
|
|
|
|
@param EndBit The ordinal of the most significant bit in the bit field.
|
|
|
|
Range 0..31.
|
|
|
|
|
|
|
|
@return The value of the bit field read from the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT32
|
|
|
|
EFIAPI
|
|
|
|
PciBitFieldRead32 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINTN StartBit,
|
|
|
|
IN UINTN EndBit
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Writes a bit field to a PCI configuration register.
|
|
|
|
|
|
|
|
Writes Value to the bit field of the PCI configuration register. The bit
|
|
|
|
field is specified by the StartBit and the EndBit. All other bits in the
|
|
|
|
destination PCI configuration register are preserved. The new value of the
|
|
|
|
32-bit register is returned.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 32-bit boundary, then ASSERT().
|
|
|
|
If StartBit is greater than 31, then ASSERT().
|
|
|
|
If EndBit is greater than 31, then ASSERT().
|
|
|
|
If EndBit is less than StartBit, then ASSERT().
|
2012-12-25 03:25:50 +01:00
|
|
|
If Value is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
|
2007-06-19 12:55:24 +02:00
|
|
|
|
|
|
|
@param Address PCI configuration register to write.
|
|
|
|
@param StartBit The ordinal of the least significant bit in the bit field.
|
|
|
|
Range 0..31.
|
|
|
|
@param EndBit The ordinal of the most significant bit in the bit field.
|
|
|
|
Range 0..31.
|
|
|
|
@param Value New value of the bit field.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT32
|
|
|
|
EFIAPI
|
|
|
|
PciBitFieldWrite32 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINTN StartBit,
|
|
|
|
IN UINTN EndBit,
|
|
|
|
IN UINT32 Value
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Reads a bit field in a 32-bit PCI configuration, performs a bitwise OR, and
|
|
|
|
writes the result back to the bit field in the 32-bit port.
|
|
|
|
|
|
|
|
Reads the 32-bit PCI configuration register specified by Address, performs a
|
2008-12-05 10:50:02 +01:00
|
|
|
bitwise OR between the read result and the value specified by
|
2007-06-19 12:55:24 +02:00
|
|
|
OrData, and writes the result to the 32-bit PCI configuration register
|
|
|
|
specified by Address. The value written to the PCI configuration register is
|
|
|
|
returned. This function must guarantee that all PCI read and write operations
|
|
|
|
are serialized. Extra left bits in OrData are stripped.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 32-bit boundary, then ASSERT().
|
|
|
|
If StartBit is greater than 31, then ASSERT().
|
|
|
|
If EndBit is greater than 31, then ASSERT().
|
|
|
|
If EndBit is less than StartBit, then ASSERT().
|
2012-12-25 03:25:50 +01:00
|
|
|
If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
|
2007-06-19 12:55:24 +02:00
|
|
|
|
|
|
|
@param Address PCI configuration register to write.
|
|
|
|
@param StartBit The ordinal of the least significant bit in the bit field.
|
|
|
|
Range 0..31.
|
|
|
|
@param EndBit The ordinal of the most significant bit in the bit field.
|
|
|
|
Range 0..31.
|
|
|
|
@param OrData The value to OR with the PCI configuration register.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT32
|
|
|
|
EFIAPI
|
|
|
|
PciBitFieldOr32 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINTN StartBit,
|
|
|
|
IN UINTN EndBit,
|
|
|
|
IN UINT32 OrData
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Reads a bit field in a 32-bit PCI configuration register, performs a bitwise
|
|
|
|
AND, and writes the result back to the bit field in the 32-bit register.
|
|
|
|
|
|
|
|
Reads the 32-bit PCI configuration register specified by Address, performs a
|
|
|
|
bitwise AND between the read result and the value specified by AndData, and
|
|
|
|
writes the result to the 32-bit PCI configuration register specified by
|
|
|
|
Address. The value written to the PCI configuration register is returned.
|
|
|
|
This function must guarantee that all PCI read and write operations are
|
|
|
|
serialized. Extra left bits in AndData are stripped.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 32-bit boundary, then ASSERT().
|
|
|
|
If StartBit is greater than 31, then ASSERT().
|
|
|
|
If EndBit is greater than 31, then ASSERT().
|
|
|
|
If EndBit is less than StartBit, then ASSERT().
|
2012-12-25 03:25:50 +01:00
|
|
|
If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
|
2007-06-19 12:55:24 +02:00
|
|
|
|
|
|
|
@param Address PCI configuration register to write.
|
|
|
|
@param StartBit The ordinal of the least significant bit in the bit field.
|
|
|
|
Range 0..31.
|
|
|
|
@param EndBit The ordinal of the most significant bit in the bit field.
|
|
|
|
Range 0..31.
|
|
|
|
@param AndData The value to AND with the PCI configuration register.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT32
|
|
|
|
EFIAPI
|
|
|
|
PciBitFieldAnd32 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINTN StartBit,
|
|
|
|
IN UINTN EndBit,
|
|
|
|
IN UINT32 AndData
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Reads a bit field in a 32-bit port, performs a bitwise AND followed by a
|
2008-12-05 10:50:02 +01:00
|
|
|
bitwise OR, and writes the result back to the bit field in the
|
2007-06-19 12:55:24 +02:00
|
|
|
32-bit port.
|
|
|
|
|
|
|
|
Reads the 32-bit PCI configuration register specified by Address, performs a
|
2008-12-05 10:50:02 +01:00
|
|
|
bitwise AND followed by a bitwise OR between the read result and
|
2007-06-19 12:55:24 +02:00
|
|
|
the value specified by AndData, and writes the result to the 32-bit PCI
|
|
|
|
configuration register specified by Address. The value written to the PCI
|
|
|
|
configuration register is returned. This function must guarantee that all PCI
|
|
|
|
read and write operations are serialized. Extra left bits in both AndData and
|
|
|
|
OrData are stripped.
|
|
|
|
|
|
|
|
If Address > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If Address is not aligned on a 32-bit boundary, then ASSERT().
|
|
|
|
If StartBit is greater than 31, then ASSERT().
|
|
|
|
If EndBit is greater than 31, then ASSERT().
|
|
|
|
If EndBit is less than StartBit, then ASSERT().
|
2012-12-25 03:25:50 +01:00
|
|
|
If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
|
|
|
|
If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
|
2007-06-19 12:55:24 +02:00
|
|
|
|
|
|
|
@param Address PCI configuration register to write.
|
|
|
|
@param StartBit The ordinal of the least significant bit in the bit field.
|
|
|
|
Range 0..31.
|
|
|
|
@param EndBit The ordinal of the most significant bit in the bit field.
|
|
|
|
Range 0..31.
|
|
|
|
@param AndData The value to AND with the PCI configuration register.
|
|
|
|
@param OrData The value to OR with the result of the AND operation.
|
|
|
|
|
|
|
|
@return The value written back to the PCI configuration register.
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINT32
|
|
|
|
EFIAPI
|
|
|
|
PciBitFieldAndThenOr32 (
|
|
|
|
IN UINTN Address,
|
|
|
|
IN UINTN StartBit,
|
|
|
|
IN UINTN EndBit,
|
|
|
|
IN UINT32 AndData,
|
|
|
|
IN UINT32 OrData
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Reads a range of PCI configuration registers into a caller supplied buffer.
|
|
|
|
|
|
|
|
Reads the range of PCI configuration registers specified by StartAddress and
|
|
|
|
Size into the buffer specified by Buffer. This function only allows the PCI
|
|
|
|
configuration registers from a single PCI function to be read. Size is
|
|
|
|
returned. When possible 32-bit PCI configuration read cycles are used to read
|
|
|
|
from StartAdress to StartAddress + Size. Due to alignment restrictions, 8-bit
|
|
|
|
and 16-bit PCI configuration read cycles may be used at the beginning and the
|
|
|
|
end of the range.
|
|
|
|
|
|
|
|
If StartAddress > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If ((StartAddress & 0xFFF) + Size) > 0x1000, then ASSERT().
|
|
|
|
If Size > 0 and Buffer is NULL, then ASSERT().
|
|
|
|
|
|
|
|
@param StartAddress Starting address that encodes the PCI Bus, Device,
|
|
|
|
Function and Register.
|
|
|
|
@param Size Size in bytes of the transfer.
|
|
|
|
@param Buffer Pointer to a buffer receiving the data read.
|
|
|
|
|
|
|
|
@return Size
|
|
|
|
|
|
|
|
**/
|
|
|
|
UINTN
|
|
|
|
EFIAPI
|
|
|
|
PciReadBuffer (
|
|
|
|
IN UINTN StartAddress,
|
|
|
|
IN UINTN Size,
|
|
|
|
OUT VOID *Buffer
|
|
|
|
);
|
|
|
|
|
|
|
|
/**
|
|
|
|
Copies the data in a caller supplied buffer to a specified range of PCI
|
|
|
|
configuration space.
|
|
|
|
|
|
|
|
Writes the range of PCI configuration registers specified by StartAddress and
|
|
|
|
Size from the buffer specified by Buffer. This function only allows the PCI
|
|
|
|
configuration registers from a single PCI function to be written. Size is
|
|
|
|
returned. When possible 32-bit PCI configuration write cycles are used to
|
|
|
|
write from StartAdress to StartAddress + Size. Due to alignment restrictions,
|
|
|
|
8-bit and 16-bit PCI configuration write cycles may be used at the beginning
|
|
|
|
and the end of the range.
|
|
|
|
|
|
|
|
If StartAddress > 0x0FFFFFFF, then ASSERT().
|
|
|
|
If ((StartAddress & 0xFFF) + Size) > 0x1000, then ASSERT().
|
|
|
|
If Size > 0 and Buffer is NULL, then ASSERT().
|
|
|
|
|
|
|
|
@param StartAddress Starting address that encodes the PCI Bus, Device,
|
|
|
|
Function and Register.
|
|
|
|
@param Size Size in bytes of the transfer.
|
|
|
|
@param Buffer Pointer to a buffer containing the data to write.
|
|
|
|
|
2008-07-21 09:26:20 +02:00
|
|
|
@return Size written to StartAddress.
|
2007-06-19 12:55:24 +02:00
|
|
|
|
|
|
|
**/
|
|
|
|
UINTN
|
|
|
|
EFIAPI
|
|
|
|
PciWriteBuffer (
|
|
|
|
IN UINTN StartAddress,
|
|
|
|
IN UINTN Size,
|
|
|
|
IN VOID *Buffer
|
|
|
|
);
|
|
|
|
|
|
|
|
#endif
|