2013-07-18 20:07:46 +02:00
|
|
|
/** @file
|
|
|
|
* File managing the MMU for ARMv8 architecture
|
|
|
|
*
|
2014-03-26 20:34:32 +01:00
|
|
|
* Copyright (c) 2011-2014, ARM Limited. All rights reserved.
|
2013-07-18 20:07:46 +02:00
|
|
|
*
|
|
|
|
* This program and the accompanying materials
|
|
|
|
* are licensed and made available under the terms and conditions of the BSD License
|
|
|
|
* which accompanies this distribution. The full text of the license may be found at
|
|
|
|
* http://opensource.org/licenses/bsd-license.php
|
|
|
|
*
|
|
|
|
* THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
|
|
|
|
* WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
|
|
|
|
*
|
|
|
|
**/
|
|
|
|
|
|
|
|
#include <Uefi.h>
|
|
|
|
#include <Chipset/AArch64.h>
|
|
|
|
#include <Library/BaseMemoryLib.h>
|
|
|
|
#include <Library/MemoryAllocationLib.h>
|
|
|
|
#include <Library/ArmLib.h>
|
|
|
|
#include <Library/BaseLib.h>
|
|
|
|
#include <Library/DebugLib.h>
|
|
|
|
#include "AArch64Lib.h"
|
|
|
|
#include "ArmLibPrivate.h"
|
|
|
|
|
|
|
|
// We use this index definition to define an invalid block entry
|
|
|
|
#define TT_ATTR_INDX_INVALID ((UINT32)~0)
|
|
|
|
|
|
|
|
STATIC
|
|
|
|
UINT64
|
|
|
|
ArmMemoryAttributeToPageAttribute (
|
|
|
|
IN ARM_MEMORY_REGION_ATTRIBUTES Attributes
|
|
|
|
)
|
|
|
|
{
|
|
|
|
switch (Attributes) {
|
|
|
|
case ARM_MEMORY_REGION_ATTRIBUTE_WRITE_BACK:
|
|
|
|
case ARM_MEMORY_REGION_ATTRIBUTE_NONSECURE_WRITE_BACK:
|
2015-11-12 12:40:57 +01:00
|
|
|
return TT_ATTR_INDX_MEMORY_WRITE_BACK | TT_SH_INNER_SHAREABLE;
|
|
|
|
|
|
|
|
case ARM_MEMORY_REGION_ATTRIBUTE_WRITE_THROUGH:
|
2013-07-18 20:07:46 +02:00
|
|
|
case ARM_MEMORY_REGION_ATTRIBUTE_NONSECURE_WRITE_THROUGH:
|
2015-11-12 12:40:57 +01:00
|
|
|
return TT_ATTR_INDX_MEMORY_WRITE_THROUGH | TT_SH_INNER_SHAREABLE;
|
|
|
|
|
|
|
|
// Uncached and device mappings are treated as outer shareable by default,
|
|
|
|
case ARM_MEMORY_REGION_ATTRIBUTE_UNCACHED_UNBUFFERED:
|
2013-07-18 20:07:46 +02:00
|
|
|
case ARM_MEMORY_REGION_ATTRIBUTE_NONSECURE_UNCACHED_UNBUFFERED:
|
|
|
|
return TT_ATTR_INDX_MEMORY_NON_CACHEABLE;
|
2015-11-12 12:40:57 +01:00
|
|
|
|
2013-07-18 20:07:46 +02:00
|
|
|
default:
|
|
|
|
ASSERT(0);
|
2015-11-12 12:40:57 +01:00
|
|
|
case ARM_MEMORY_REGION_ATTRIBUTE_DEVICE:
|
|
|
|
case ARM_MEMORY_REGION_ATTRIBUTE_NONSECURE_DEVICE:
|
2015-11-18 12:51:06 +01:00
|
|
|
if (ArmReadCurrentEL () == AARCH64_EL2)
|
|
|
|
return TT_ATTR_INDX_DEVICE_MEMORY | TT_TABLE_XN;
|
|
|
|
else
|
|
|
|
return TT_ATTR_INDX_DEVICE_MEMORY | TT_TABLE_UXN | TT_TABLE_PXN;
|
2013-07-18 20:07:46 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
UINT64
|
|
|
|
PageAttributeToGcdAttribute (
|
|
|
|
IN UINT64 PageAttributes
|
|
|
|
)
|
|
|
|
{
|
|
|
|
UINT64 GcdAttributes;
|
|
|
|
|
|
|
|
switch (PageAttributes & TT_ATTR_INDX_MASK) {
|
|
|
|
case TT_ATTR_INDX_DEVICE_MEMORY:
|
|
|
|
GcdAttributes = EFI_MEMORY_UC;
|
|
|
|
break;
|
|
|
|
case TT_ATTR_INDX_MEMORY_NON_CACHEABLE:
|
|
|
|
GcdAttributes = EFI_MEMORY_WC;
|
|
|
|
break;
|
|
|
|
case TT_ATTR_INDX_MEMORY_WRITE_THROUGH:
|
|
|
|
GcdAttributes = EFI_MEMORY_WT;
|
|
|
|
break;
|
|
|
|
case TT_ATTR_INDX_MEMORY_WRITE_BACK:
|
|
|
|
GcdAttributes = EFI_MEMORY_WB;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
DEBUG ((EFI_D_ERROR, "PageAttributeToGcdAttribute: PageAttributes:0x%lX not supported.\n", PageAttributes));
|
|
|
|
ASSERT (0);
|
|
|
|
// The Global Coherency Domain (GCD) value is defined as a bit set.
|
|
|
|
// Returning 0 means no attribute has been set.
|
|
|
|
GcdAttributes = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Determine protection attributes
|
|
|
|
if (((PageAttributes & TT_AP_MASK) == TT_AP_NO_RO) || ((PageAttributes & TT_AP_MASK) == TT_AP_RO_RO)) {
|
|
|
|
// Read only cases map to write-protect
|
|
|
|
GcdAttributes |= EFI_MEMORY_WP;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Process eXecute Never attribute
|
|
|
|
if ((PageAttributes & (TT_PXN_MASK | TT_UXN_MASK)) != 0 ) {
|
|
|
|
GcdAttributes |= EFI_MEMORY_XP;
|
|
|
|
}
|
|
|
|
|
|
|
|
return GcdAttributes;
|
|
|
|
}
|
|
|
|
|
|
|
|
ARM_MEMORY_REGION_ATTRIBUTES
|
|
|
|
GcdAttributeToArmAttribute (
|
|
|
|
IN UINT64 GcdAttributes
|
|
|
|
)
|
|
|
|
{
|
|
|
|
switch (GcdAttributes & 0xFF) {
|
|
|
|
case EFI_MEMORY_UC:
|
|
|
|
return ARM_MEMORY_REGION_ATTRIBUTE_DEVICE;
|
|
|
|
case EFI_MEMORY_WC:
|
|
|
|
return ARM_MEMORY_REGION_ATTRIBUTE_UNCACHED_UNBUFFERED;
|
|
|
|
case EFI_MEMORY_WT:
|
|
|
|
return ARM_MEMORY_REGION_ATTRIBUTE_WRITE_THROUGH;
|
|
|
|
case EFI_MEMORY_WB:
|
|
|
|
return ARM_MEMORY_REGION_ATTRIBUTE_WRITE_BACK;
|
|
|
|
default:
|
|
|
|
DEBUG ((EFI_D_ERROR, "GcdAttributeToArmAttribute: 0x%lX attributes is not supported.\n", GcdAttributes));
|
|
|
|
ASSERT (0);
|
|
|
|
return ARM_MEMORY_REGION_ATTRIBUTE_DEVICE;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Describe the T0SZ values for each translation table level
|
|
|
|
typedef struct {
|
|
|
|
UINTN MinT0SZ;
|
|
|
|
UINTN MaxT0SZ;
|
|
|
|
UINTN LargestT0SZ; // Generally (MaxT0SZ == LargestT0SZ) but at the Level3 Table
|
|
|
|
// the MaxT0SZ is not at the boundary of the table
|
|
|
|
} T0SZ_DESCRIPTION_PER_LEVEL;
|
|
|
|
|
|
|
|
// Map table for the corresponding Level of Table
|
|
|
|
STATIC CONST T0SZ_DESCRIPTION_PER_LEVEL T0SZPerTableLevel[] = {
|
|
|
|
{ 16, 24, 24 }, // Table Level 0
|
|
|
|
{ 25, 33, 33 }, // Table Level 1
|
|
|
|
{ 34, 39, 42 } // Table Level 2
|
|
|
|
};
|
|
|
|
|
|
|
|
VOID
|
|
|
|
GetRootTranslationTableInfo (
|
|
|
|
IN UINTN T0SZ,
|
|
|
|
OUT UINTN *TableLevel,
|
|
|
|
OUT UINTN *TableEntryCount
|
|
|
|
)
|
|
|
|
{
|
|
|
|
UINTN Index;
|
|
|
|
|
|
|
|
// Identify the level of the root table from the given T0SZ
|
|
|
|
for (Index = 0; Index < sizeof (T0SZPerTableLevel) / sizeof (T0SZ_DESCRIPTION_PER_LEVEL); Index++) {
|
|
|
|
if (T0SZ <= T0SZPerTableLevel[Index].MaxT0SZ) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// If we have not found the corresponding maximum T0SZ then we use the last one
|
|
|
|
if (Index == sizeof (T0SZPerTableLevel) / sizeof (T0SZ_DESCRIPTION_PER_LEVEL)) {
|
|
|
|
Index--;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Get the level of the root table
|
|
|
|
if (TableLevel) {
|
|
|
|
*TableLevel = Index;
|
|
|
|
}
|
|
|
|
|
|
|
|
// The Size of the Table is 2^(T0SZ-LargestT0SZ)
|
|
|
|
if (TableEntryCount) {
|
|
|
|
*TableEntryCount = 1 << (T0SZPerTableLevel[Index].LargestT0SZ - T0SZ + 1);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
STATIC
|
|
|
|
VOID
|
|
|
|
LookupAddresstoRootTable (
|
|
|
|
IN UINT64 MaxAddress,
|
|
|
|
OUT UINTN *T0SZ,
|
|
|
|
OUT UINTN *TableEntryCount
|
|
|
|
)
|
|
|
|
{
|
|
|
|
UINTN TopBit;
|
|
|
|
|
|
|
|
// Check the parameters are not NULL
|
|
|
|
ASSERT ((T0SZ != NULL) && (TableEntryCount != NULL));
|
|
|
|
|
|
|
|
// Look for the highest bit set in MaxAddress
|
|
|
|
for (TopBit = 63; TopBit != 0; TopBit--) {
|
|
|
|
if ((1ULL << TopBit) & MaxAddress) {
|
|
|
|
// MaxAddress top bit is found
|
|
|
|
TopBit = TopBit + 1;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
ASSERT (TopBit != 0);
|
|
|
|
|
|
|
|
// Calculate T0SZ from the top bit of the MaxAddress
|
|
|
|
*T0SZ = 64 - TopBit;
|
|
|
|
|
|
|
|
// Get the Table info from T0SZ
|
|
|
|
GetRootTranslationTableInfo (*T0SZ, NULL, TableEntryCount);
|
|
|
|
}
|
|
|
|
|
|
|
|
STATIC
|
|
|
|
UINT64*
|
|
|
|
GetBlockEntryListFromAddress (
|
|
|
|
IN UINT64 *RootTable,
|
|
|
|
IN UINT64 RegionStart,
|
|
|
|
OUT UINTN *TableLevel,
|
|
|
|
IN OUT UINT64 *BlockEntrySize,
|
2015-09-09 15:37:41 +02:00
|
|
|
OUT UINT64 **LastBlockEntry
|
2013-07-18 20:07:46 +02:00
|
|
|
)
|
|
|
|
{
|
|
|
|
UINTN RootTableLevel;
|
|
|
|
UINTN RootTableEntryCount;
|
|
|
|
UINT64 *TranslationTable;
|
|
|
|
UINT64 *BlockEntry;
|
2014-10-10 13:25:04 +02:00
|
|
|
UINT64 *SubTableBlockEntry;
|
2013-07-18 20:07:46 +02:00
|
|
|
UINT64 BlockEntryAddress;
|
|
|
|
UINTN BaseAddressAlignment;
|
|
|
|
UINTN PageLevel;
|
|
|
|
UINTN Index;
|
|
|
|
UINTN IndexLevel;
|
|
|
|
UINTN T0SZ;
|
|
|
|
UINT64 Attributes;
|
|
|
|
UINT64 TableAttributes;
|
|
|
|
|
|
|
|
// Initialize variable
|
|
|
|
BlockEntry = NULL;
|
|
|
|
|
|
|
|
// Ensure the parameters are valid
|
2014-03-26 20:34:32 +01:00
|
|
|
if (!(TableLevel && BlockEntrySize && LastBlockEntry)) {
|
|
|
|
ASSERT_EFI_ERROR (EFI_INVALID_PARAMETER);
|
|
|
|
return NULL;
|
|
|
|
}
|
2013-07-18 20:07:46 +02:00
|
|
|
|
|
|
|
// Ensure the Region is aligned on 4KB boundary
|
2014-03-26 20:34:32 +01:00
|
|
|
if ((RegionStart & (SIZE_4KB - 1)) != 0) {
|
|
|
|
ASSERT_EFI_ERROR (EFI_INVALID_PARAMETER);
|
|
|
|
return NULL;
|
|
|
|
}
|
2013-07-18 20:07:46 +02:00
|
|
|
|
ArmPkg/Mmu: Fix literal number left shift bug
There is a hidden bug for below code:
(1 << BaseAddressAlignment) & *BlockEntrySize
From disassembly code, we can see the literal number 1 will be treated
as INT32 by compiler by default, and we'll get 0xFFFFFFFF80000000 when
BaseAddressAlignment is equal to 31. So we will always get 31 when
alignment is larger than 31.
if ((1 << BaseAddressAlignment) & *BlockEntrySize) {
5224: f9404be0 ldr x0, [sp,#144]
5228: 2a0003e1 mov w1, w0
522c: 52800020 mov w0, #0x1 // #1
5230: 1ac12000 lsl w0, w0, w1
5234: 93407c01 sxtw x1, w0
The bug can be replayed on QEMU AARCH64; by adding some debug print,
we can see lots of level 1 tables created (for block of 1GB) even
when the region is large enough to use 512GB block size.
Use LowBitSet64() in BaseLib instead to fix the bug.
Contributed-under: TianoCore Contribution Agreement 1.0
Signed-off-by: Heyi Guo <heyi.guo@linaro.org>
Cc: Leif Lindholm <leif.lindholm@linaro.org>
Reviewed-by: Ard Biesheuvel <ard.biesheuvel@linaro.org>
git-svn-id: https://svn.code.sf.net/p/edk2/code/trunk/edk2@18423 6f19259b-4bc3-4df7-8a09-765794883524
2015-09-09 15:37:33 +02:00
|
|
|
// Ensure the required size is aligned on 4KB boundary and not 0
|
|
|
|
if ((*BlockEntrySize & (SIZE_4KB - 1)) != 0 || *BlockEntrySize == 0) {
|
2014-03-26 20:34:32 +01:00
|
|
|
ASSERT_EFI_ERROR (EFI_INVALID_PARAMETER);
|
|
|
|
return NULL;
|
|
|
|
}
|
2013-07-18 20:07:46 +02:00
|
|
|
|
|
|
|
T0SZ = ArmGetTCR () & TCR_T0SZ_MASK;
|
|
|
|
// Get the Table info from T0SZ
|
|
|
|
GetRootTranslationTableInfo (T0SZ, &RootTableLevel, &RootTableEntryCount);
|
|
|
|
|
|
|
|
// If the start address is 0x0 then we use the size of the region to identify the alignment
|
|
|
|
if (RegionStart == 0) {
|
|
|
|
// Identify the highest possible alignment for the Region Size
|
ArmPkg/Mmu: Fix literal number left shift bug
There is a hidden bug for below code:
(1 << BaseAddressAlignment) & *BlockEntrySize
From disassembly code, we can see the literal number 1 will be treated
as INT32 by compiler by default, and we'll get 0xFFFFFFFF80000000 when
BaseAddressAlignment is equal to 31. So we will always get 31 when
alignment is larger than 31.
if ((1 << BaseAddressAlignment) & *BlockEntrySize) {
5224: f9404be0 ldr x0, [sp,#144]
5228: 2a0003e1 mov w1, w0
522c: 52800020 mov w0, #0x1 // #1
5230: 1ac12000 lsl w0, w0, w1
5234: 93407c01 sxtw x1, w0
The bug can be replayed on QEMU AARCH64; by adding some debug print,
we can see lots of level 1 tables created (for block of 1GB) even
when the region is large enough to use 512GB block size.
Use LowBitSet64() in BaseLib instead to fix the bug.
Contributed-under: TianoCore Contribution Agreement 1.0
Signed-off-by: Heyi Guo <heyi.guo@linaro.org>
Cc: Leif Lindholm <leif.lindholm@linaro.org>
Reviewed-by: Ard Biesheuvel <ard.biesheuvel@linaro.org>
git-svn-id: https://svn.code.sf.net/p/edk2/code/trunk/edk2@18423 6f19259b-4bc3-4df7-8a09-765794883524
2015-09-09 15:37:33 +02:00
|
|
|
BaseAddressAlignment = LowBitSet64 (*BlockEntrySize);
|
2013-07-18 20:07:46 +02:00
|
|
|
} else {
|
|
|
|
// Identify the highest possible alignment for the Base Address
|
ArmPkg/Mmu: Fix literal number left shift bug
There is a hidden bug for below code:
(1 << BaseAddressAlignment) & *BlockEntrySize
From disassembly code, we can see the literal number 1 will be treated
as INT32 by compiler by default, and we'll get 0xFFFFFFFF80000000 when
BaseAddressAlignment is equal to 31. So we will always get 31 when
alignment is larger than 31.
if ((1 << BaseAddressAlignment) & *BlockEntrySize) {
5224: f9404be0 ldr x0, [sp,#144]
5228: 2a0003e1 mov w1, w0
522c: 52800020 mov w0, #0x1 // #1
5230: 1ac12000 lsl w0, w0, w1
5234: 93407c01 sxtw x1, w0
The bug can be replayed on QEMU AARCH64; by adding some debug print,
we can see lots of level 1 tables created (for block of 1GB) even
when the region is large enough to use 512GB block size.
Use LowBitSet64() in BaseLib instead to fix the bug.
Contributed-under: TianoCore Contribution Agreement 1.0
Signed-off-by: Heyi Guo <heyi.guo@linaro.org>
Cc: Leif Lindholm <leif.lindholm@linaro.org>
Reviewed-by: Ard Biesheuvel <ard.biesheuvel@linaro.org>
git-svn-id: https://svn.code.sf.net/p/edk2/code/trunk/edk2@18423 6f19259b-4bc3-4df7-8a09-765794883524
2015-09-09 15:37:33 +02:00
|
|
|
BaseAddressAlignment = LowBitSet64 (RegionStart);
|
2013-07-18 20:07:46 +02:00
|
|
|
}
|
|
|
|
|
2015-10-02 16:48:21 +02:00
|
|
|
// Identify the Page Level the RegionStart must belong to. Note that PageLevel
|
|
|
|
// should be at least 1 since block translations are not supported at level 0
|
|
|
|
PageLevel = MAX (3 - ((BaseAddressAlignment - 12) / 9), 1);
|
2013-07-18 20:07:46 +02:00
|
|
|
|
2013-07-26 19:10:51 +02:00
|
|
|
// If the required size is smaller than the current block size then we need to go to the page below.
|
|
|
|
// The PageLevel was calculated on the Base Address alignment but did not take in account the alignment
|
|
|
|
// of the allocation size
|
2015-09-09 15:37:22 +02:00
|
|
|
while (*BlockEntrySize < TT_BLOCK_ENTRY_SIZE_AT_LEVEL (PageLevel)) {
|
2013-07-18 20:07:46 +02:00
|
|
|
// It does not fit so we need to go a page level above
|
|
|
|
PageLevel++;
|
|
|
|
}
|
|
|
|
|
|
|
|
//
|
|
|
|
// Get the Table Descriptor for the corresponding PageLevel. We need to decompose RegionStart to get appropriate entries
|
|
|
|
//
|
|
|
|
|
|
|
|
TranslationTable = RootTable;
|
|
|
|
for (IndexLevel = RootTableLevel; IndexLevel <= PageLevel; IndexLevel++) {
|
|
|
|
BlockEntry = (UINT64*)TT_GET_ENTRY_FOR_ADDRESS (TranslationTable, IndexLevel, RegionStart);
|
|
|
|
|
|
|
|
if ((IndexLevel != 3) && ((*BlockEntry & TT_TYPE_MASK) == TT_TYPE_TABLE_ENTRY)) {
|
|
|
|
// Go to the next table
|
|
|
|
TranslationTable = (UINT64*)(*BlockEntry & TT_ADDRESS_MASK_DESCRIPTION_TABLE);
|
|
|
|
|
2015-09-09 15:37:41 +02:00
|
|
|
// If we are at the last level then update the last level to next level
|
2013-07-18 20:07:46 +02:00
|
|
|
if (IndexLevel == PageLevel) {
|
2015-09-09 15:37:41 +02:00
|
|
|
// Enter the next level
|
|
|
|
PageLevel++;
|
2013-07-18 20:07:46 +02:00
|
|
|
}
|
|
|
|
} else if ((*BlockEntry & TT_TYPE_MASK) == TT_TYPE_BLOCK_ENTRY) {
|
|
|
|
// If we are not at the last level then we need to split this BlockEntry
|
|
|
|
if (IndexLevel != PageLevel) {
|
|
|
|
// Retrieve the attributes from the block entry
|
|
|
|
Attributes = *BlockEntry & TT_ATTRIBUTES_MASK;
|
|
|
|
|
|
|
|
// Convert the block entry attributes into Table descriptor attributes
|
|
|
|
TableAttributes = TT_TABLE_AP_NO_PERMISSION;
|
|
|
|
if (Attributes & TT_PXN_MASK) {
|
|
|
|
TableAttributes = TT_TABLE_PXN;
|
|
|
|
}
|
2015-10-08 20:51:56 +02:00
|
|
|
// XN maps to UXN in the EL1&0 translation regime
|
|
|
|
if (Attributes & TT_XN_MASK) {
|
2013-07-18 20:07:46 +02:00
|
|
|
TableAttributes = TT_TABLE_XN;
|
|
|
|
}
|
|
|
|
if (Attributes & TT_NS) {
|
|
|
|
TableAttributes = TT_TABLE_NS;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Get the address corresponding at this entry
|
|
|
|
BlockEntryAddress = RegionStart;
|
|
|
|
BlockEntryAddress = BlockEntryAddress >> TT_ADDRESS_OFFSET_AT_LEVEL(IndexLevel);
|
|
|
|
// Shift back to right to set zero before the effective address
|
|
|
|
BlockEntryAddress = BlockEntryAddress << TT_ADDRESS_OFFSET_AT_LEVEL(IndexLevel);
|
|
|
|
|
2013-07-26 19:10:51 +02:00
|
|
|
// Set the correct entry type for the next page level
|
|
|
|
if ((IndexLevel + 1) == 3) {
|
2013-07-18 20:07:46 +02:00
|
|
|
Attributes |= TT_TYPE_BLOCK_ENTRY_LEVEL3;
|
|
|
|
} else {
|
|
|
|
Attributes |= TT_TYPE_BLOCK_ENTRY;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Create a new translation table
|
2015-09-09 15:37:13 +02:00
|
|
|
TranslationTable = (UINT64*)AllocateAlignedPages (EFI_SIZE_TO_PAGES(TT_ENTRY_COUNT * sizeof(UINT64)), TT_ALIGNMENT_DESCRIPTION_TABLE);
|
2013-07-18 20:07:46 +02:00
|
|
|
if (TranslationTable == NULL) {
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2014-10-10 13:25:04 +02:00
|
|
|
// Populate the newly created lower level table
|
|
|
|
SubTableBlockEntry = TranslationTable;
|
|
|
|
for (Index = 0; Index < TT_ENTRY_COUNT; Index++) {
|
|
|
|
*SubTableBlockEntry = Attributes | (BlockEntryAddress + (Index << TT_ADDRESS_OFFSET_AT_LEVEL(IndexLevel + 1)));
|
|
|
|
SubTableBlockEntry++;
|
|
|
|
}
|
|
|
|
|
2013-07-26 19:10:51 +02:00
|
|
|
// Fill the BlockEntry with the new TranslationTable
|
2013-07-18 20:07:46 +02:00
|
|
|
*BlockEntry = ((UINTN)TranslationTable & TT_ADDRESS_MASK_DESCRIPTION_TABLE) | TableAttributes | TT_TYPE_TABLE_ENTRY;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
if (IndexLevel != PageLevel) {
|
2014-04-24 12:37:48 +02:00
|
|
|
//
|
|
|
|
// Case when we have an Invalid Entry and we are at a page level above of the one targetted.
|
|
|
|
//
|
|
|
|
|
2013-07-18 20:07:46 +02:00
|
|
|
// Create a new translation table
|
2015-09-09 15:37:13 +02:00
|
|
|
TranslationTable = (UINT64*)AllocateAlignedPages (EFI_SIZE_TO_PAGES(TT_ENTRY_COUNT * sizeof(UINT64)), TT_ALIGNMENT_DESCRIPTION_TABLE);
|
2013-07-18 20:07:46 +02:00
|
|
|
if (TranslationTable == NULL) {
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
ZeroMem (TranslationTable, TT_ENTRY_COUNT * sizeof(UINT64));
|
|
|
|
|
|
|
|
// Fill the new BlockEntry with the TranslationTable
|
|
|
|
*BlockEntry = ((UINTN)TranslationTable & TT_ADDRESS_MASK_DESCRIPTION_TABLE) | TT_TYPE_TABLE_ENTRY;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-09-09 15:37:41 +02:00
|
|
|
// Expose the found PageLevel to the caller
|
|
|
|
*TableLevel = PageLevel;
|
|
|
|
|
|
|
|
// Now, we have the Table Level we can get the Block Size associated to this table
|
|
|
|
*BlockEntrySize = TT_BLOCK_ENTRY_SIZE_AT_LEVEL (PageLevel);
|
|
|
|
|
|
|
|
// The last block of the root table depends on the number of entry in this table,
|
|
|
|
// otherwise it is always the (TT_ENTRY_COUNT - 1)th entry in the table.
|
|
|
|
*LastBlockEntry = TT_LAST_BLOCK_ADDRESS(TranslationTable,
|
|
|
|
(PageLevel == RootTableLevel) ? RootTableEntryCount : TT_ENTRY_COUNT);
|
|
|
|
|
2013-07-18 20:07:46 +02:00
|
|
|
return BlockEntry;
|
|
|
|
}
|
|
|
|
|
|
|
|
STATIC
|
|
|
|
RETURN_STATUS
|
2015-10-08 20:52:06 +02:00
|
|
|
UpdateRegionMapping (
|
|
|
|
IN UINT64 *RootTable,
|
|
|
|
IN UINT64 RegionStart,
|
|
|
|
IN UINT64 RegionLength,
|
|
|
|
IN UINT64 Attributes,
|
|
|
|
IN UINT64 BlockEntryMask
|
2013-07-18 20:07:46 +02:00
|
|
|
)
|
|
|
|
{
|
|
|
|
UINT32 Type;
|
2015-10-08 20:52:06 +02:00
|
|
|
UINT64 *BlockEntry;
|
|
|
|
UINT64 *LastBlockEntry;
|
2013-07-18 20:07:46 +02:00
|
|
|
UINT64 BlockEntrySize;
|
|
|
|
UINTN TableLevel;
|
|
|
|
|
|
|
|
// Ensure the Length is aligned on 4KB boundary
|
2015-10-08 20:52:06 +02:00
|
|
|
if ((RegionLength == 0) || ((RegionLength & (SIZE_4KB - 1)) != 0)) {
|
2014-03-26 20:34:32 +01:00
|
|
|
ASSERT_EFI_ERROR (EFI_INVALID_PARAMETER);
|
|
|
|
return RETURN_INVALID_PARAMETER;
|
|
|
|
}
|
2013-07-18 20:07:46 +02:00
|
|
|
|
|
|
|
do {
|
|
|
|
// Get the first Block Entry that matches the Virtual Address and also the information on the Table Descriptor
|
|
|
|
// such as the the size of the Block Entry and the address of the last BlockEntry of the Table Descriptor
|
2015-10-08 20:52:06 +02:00
|
|
|
BlockEntrySize = RegionLength;
|
2013-07-18 20:07:46 +02:00
|
|
|
BlockEntry = GetBlockEntryListFromAddress (RootTable, RegionStart, &TableLevel, &BlockEntrySize, &LastBlockEntry);
|
|
|
|
if (BlockEntry == NULL) {
|
|
|
|
// GetBlockEntryListFromAddress() return NULL when it fails to allocate new pages from the Translation Tables
|
|
|
|
return RETURN_OUT_OF_RESOURCES;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (TableLevel != 3) {
|
|
|
|
Type = TT_TYPE_BLOCK_ENTRY;
|
|
|
|
} else {
|
|
|
|
Type = TT_TYPE_BLOCK_ENTRY_LEVEL3;
|
|
|
|
}
|
|
|
|
|
|
|
|
do {
|
|
|
|
// Fill the Block Entry with attribute and output block address
|
2015-10-08 20:52:06 +02:00
|
|
|
*BlockEntry &= BlockEntryMask;
|
|
|
|
*BlockEntry |= (RegionStart & TT_ADDRESS_MASK_BLOCK_ENTRY) | Attributes | Type;
|
2013-07-18 20:07:46 +02:00
|
|
|
|
|
|
|
// Go to the next BlockEntry
|
|
|
|
RegionStart += BlockEntrySize;
|
2015-10-08 20:52:06 +02:00
|
|
|
RegionLength -= BlockEntrySize;
|
2013-07-18 20:07:46 +02:00
|
|
|
BlockEntry++;
|
2015-09-09 15:37:50 +02:00
|
|
|
|
|
|
|
// Break the inner loop when next block is a table
|
|
|
|
// Rerun GetBlockEntryListFromAddress to avoid page table memory leak
|
|
|
|
if (TableLevel != 3 &&
|
|
|
|
(*BlockEntry & TT_TYPE_MASK) == TT_TYPE_TABLE_ENTRY) {
|
|
|
|
break;
|
|
|
|
}
|
2015-10-08 20:52:06 +02:00
|
|
|
} while ((RegionLength >= BlockEntrySize) && (BlockEntry <= LastBlockEntry));
|
|
|
|
} while (RegionLength != 0);
|
2013-07-18 20:07:46 +02:00
|
|
|
|
|
|
|
return RETURN_SUCCESS;
|
|
|
|
}
|
|
|
|
|
2015-10-08 20:52:06 +02:00
|
|
|
STATIC
|
|
|
|
RETURN_STATUS
|
|
|
|
FillTranslationTable (
|
|
|
|
IN UINT64 *RootTable,
|
|
|
|
IN ARM_MEMORY_REGION_DESCRIPTOR *MemoryRegion
|
|
|
|
)
|
|
|
|
{
|
|
|
|
return UpdateRegionMapping (
|
|
|
|
RootTable,
|
|
|
|
MemoryRegion->VirtualBase,
|
|
|
|
MemoryRegion->Length,
|
|
|
|
ArmMemoryAttributeToPageAttribute (MemoryRegion->Attributes) | TT_AF,
|
|
|
|
0
|
|
|
|
);
|
|
|
|
}
|
|
|
|
|
2013-07-18 20:07:46 +02:00
|
|
|
RETURN_STATUS
|
|
|
|
SetMemoryAttributes (
|
|
|
|
IN EFI_PHYSICAL_ADDRESS BaseAddress,
|
|
|
|
IN UINT64 Length,
|
|
|
|
IN UINT64 Attributes,
|
|
|
|
IN EFI_PHYSICAL_ADDRESS VirtualMask
|
|
|
|
)
|
2014-02-12 16:30:34 +01:00
|
|
|
{
|
2013-07-18 20:07:46 +02:00
|
|
|
RETURN_STATUS Status;
|
|
|
|
ARM_MEMORY_REGION_DESCRIPTOR MemoryRegion;
|
|
|
|
UINT64 *TranslationTable;
|
|
|
|
|
|
|
|
MemoryRegion.PhysicalBase = BaseAddress;
|
|
|
|
MemoryRegion.VirtualBase = BaseAddress;
|
|
|
|
MemoryRegion.Length = Length;
|
|
|
|
MemoryRegion.Attributes = GcdAttributeToArmAttribute (Attributes);
|
|
|
|
|
|
|
|
TranslationTable = ArmGetTTBR0BaseAddress ();
|
|
|
|
|
2014-02-12 16:30:34 +01:00
|
|
|
Status = FillTranslationTable (TranslationTable, &MemoryRegion);
|
|
|
|
if (RETURN_ERROR (Status)) {
|
|
|
|
return Status;
|
2013-07-18 20:07:46 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
// Invalidate all TLB entries so changes are synced
|
|
|
|
ArmInvalidateTlb ();
|
|
|
|
|
|
|
|
return RETURN_SUCCESS;
|
|
|
|
}
|
|
|
|
|
2015-10-08 20:52:16 +02:00
|
|
|
STATIC
|
|
|
|
RETURN_STATUS
|
|
|
|
SetMemoryRegionAttribute (
|
|
|
|
IN EFI_PHYSICAL_ADDRESS BaseAddress,
|
|
|
|
IN UINT64 Length,
|
|
|
|
IN UINT64 Attributes,
|
|
|
|
IN UINT64 BlockEntryMask
|
|
|
|
)
|
|
|
|
{
|
|
|
|
RETURN_STATUS Status;
|
|
|
|
UINT64 *RootTable;
|
|
|
|
|
|
|
|
RootTable = ArmGetTTBR0BaseAddress ();
|
|
|
|
|
|
|
|
Status = UpdateRegionMapping (RootTable, BaseAddress, Length, Attributes, BlockEntryMask);
|
|
|
|
if (RETURN_ERROR (Status)) {
|
|
|
|
return Status;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Invalidate all TLB entries so changes are synced
|
|
|
|
ArmInvalidateTlb ();
|
|
|
|
|
|
|
|
return RETURN_SUCCESS;
|
|
|
|
}
|
|
|
|
|
|
|
|
RETURN_STATUS
|
|
|
|
ArmSetMemoryRegionNoExec (
|
|
|
|
IN EFI_PHYSICAL_ADDRESS BaseAddress,
|
|
|
|
IN UINT64 Length
|
|
|
|
)
|
|
|
|
{
|
|
|
|
UINT64 Val;
|
|
|
|
|
|
|
|
if (ArmReadCurrentEL () == AARCH64_EL1) {
|
|
|
|
Val = TT_PXN_MASK | TT_UXN_MASK;
|
|
|
|
} else {
|
|
|
|
Val = TT_XN_MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
return SetMemoryRegionAttribute (
|
|
|
|
BaseAddress,
|
|
|
|
Length,
|
|
|
|
Val,
|
|
|
|
~TT_ADDRESS_MASK_BLOCK_ENTRY);
|
|
|
|
}
|
|
|
|
|
|
|
|
RETURN_STATUS
|
|
|
|
ArmClearMemoryRegionNoExec (
|
|
|
|
IN EFI_PHYSICAL_ADDRESS BaseAddress,
|
|
|
|
IN UINT64 Length
|
|
|
|
)
|
|
|
|
{
|
|
|
|
UINT64 Mask;
|
|
|
|
|
|
|
|
// XN maps to UXN in the EL1&0 translation regime
|
|
|
|
Mask = ~(TT_ADDRESS_MASK_BLOCK_ENTRY | TT_PXN_MASK | TT_XN_MASK);
|
|
|
|
|
|
|
|
return SetMemoryRegionAttribute (
|
|
|
|
BaseAddress,
|
|
|
|
Length,
|
|
|
|
0,
|
|
|
|
Mask);
|
|
|
|
}
|
|
|
|
|
|
|
|
RETURN_STATUS
|
|
|
|
ArmSetMemoryRegionReadOnly (
|
|
|
|
IN EFI_PHYSICAL_ADDRESS BaseAddress,
|
|
|
|
IN UINT64 Length
|
|
|
|
)
|
|
|
|
{
|
|
|
|
return SetMemoryRegionAttribute (
|
|
|
|
BaseAddress,
|
|
|
|
Length,
|
|
|
|
TT_AP_RO_RO,
|
|
|
|
~TT_ADDRESS_MASK_BLOCK_ENTRY);
|
|
|
|
}
|
|
|
|
|
|
|
|
RETURN_STATUS
|
|
|
|
ArmClearMemoryRegionReadOnly (
|
|
|
|
IN EFI_PHYSICAL_ADDRESS BaseAddress,
|
|
|
|
IN UINT64 Length
|
|
|
|
)
|
|
|
|
{
|
|
|
|
return SetMemoryRegionAttribute (
|
|
|
|
BaseAddress,
|
|
|
|
Length,
|
2016-03-17 14:55:00 +01:00
|
|
|
TT_AP_RW_RW,
|
2015-10-08 20:52:16 +02:00
|
|
|
~(TT_ADDRESS_MASK_BLOCK_ENTRY | TT_AP_MASK));
|
|
|
|
}
|
|
|
|
|
2013-07-18 20:07:46 +02:00
|
|
|
RETURN_STATUS
|
|
|
|
EFIAPI
|
|
|
|
ArmConfigureMmu (
|
|
|
|
IN ARM_MEMORY_REGION_DESCRIPTOR *MemoryTable,
|
|
|
|
OUT VOID **TranslationTableBase OPTIONAL,
|
|
|
|
OUT UINTN *TranslationTableSize OPTIONAL
|
|
|
|
)
|
|
|
|
{
|
|
|
|
VOID* TranslationTable;
|
|
|
|
UINTN TranslationTablePageCount;
|
|
|
|
UINT32 TranslationTableAttribute;
|
|
|
|
ARM_MEMORY_REGION_DESCRIPTOR *MemoryTableEntry;
|
|
|
|
UINT64 MaxAddress;
|
|
|
|
UINT64 TopAddress;
|
|
|
|
UINTN T0SZ;
|
|
|
|
UINTN RootTableEntryCount;
|
|
|
|
UINT64 TCR;
|
|
|
|
RETURN_STATUS Status;
|
|
|
|
|
2014-04-24 12:37:48 +02:00
|
|
|
if(MemoryTable == NULL) {
|
2014-03-26 20:34:32 +01:00
|
|
|
ASSERT (MemoryTable != NULL);
|
|
|
|
return RETURN_INVALID_PARAMETER;
|
|
|
|
}
|
2013-07-18 20:07:46 +02:00
|
|
|
|
|
|
|
// Identify the highest address of the memory table
|
|
|
|
MaxAddress = MemoryTable->PhysicalBase + MemoryTable->Length - 1;
|
|
|
|
MemoryTableEntry = MemoryTable;
|
|
|
|
while (MemoryTableEntry->Length != 0) {
|
|
|
|
TopAddress = MemoryTableEntry->PhysicalBase + MemoryTableEntry->Length - 1;
|
|
|
|
if (TopAddress > MaxAddress) {
|
|
|
|
MaxAddress = TopAddress;
|
|
|
|
}
|
|
|
|
MemoryTableEntry++;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Lookup the Table Level to get the information
|
|
|
|
LookupAddresstoRootTable (MaxAddress, &T0SZ, &RootTableEntryCount);
|
|
|
|
|
|
|
|
//
|
|
|
|
// Set TCR that allows us to retrieve T0SZ in the subsequent functions
|
|
|
|
//
|
2013-07-26 19:13:08 +02:00
|
|
|
// Ideally we will be running at EL2, but should support EL1 as well.
|
|
|
|
// UEFI should not run at EL3.
|
|
|
|
if (ArmReadCurrentEL () == AARCH64_EL2) {
|
|
|
|
//Note: Bits 23 and 31 are reserved(RES1) bits in TCR_EL2
|
2013-07-18 20:07:46 +02:00
|
|
|
TCR = T0SZ | (1UL << 31) | (1UL << 23) | TCR_TG0_4KB;
|
|
|
|
|
|
|
|
// Set the Physical Address Size using MaxAddress
|
|
|
|
if (MaxAddress < SIZE_4GB) {
|
|
|
|
TCR |= TCR_PS_4GB;
|
|
|
|
} else if (MaxAddress < SIZE_64GB) {
|
|
|
|
TCR |= TCR_PS_64GB;
|
|
|
|
} else if (MaxAddress < SIZE_1TB) {
|
|
|
|
TCR |= TCR_PS_1TB;
|
|
|
|
} else if (MaxAddress < SIZE_4TB) {
|
|
|
|
TCR |= TCR_PS_4TB;
|
|
|
|
} else if (MaxAddress < SIZE_16TB) {
|
|
|
|
TCR |= TCR_PS_16TB;
|
|
|
|
} else if (MaxAddress < SIZE_256TB) {
|
|
|
|
TCR |= TCR_PS_256TB;
|
|
|
|
} else {
|
2013-07-26 19:13:08 +02:00
|
|
|
DEBUG ((EFI_D_ERROR, "ArmConfigureMmu: The MaxAddress 0x%lX is not supported by this MMU configuration.\n", MaxAddress));
|
|
|
|
ASSERT (0); // Bigger than 48-bit memory space are not supported
|
|
|
|
return RETURN_UNSUPPORTED;
|
|
|
|
}
|
|
|
|
} else if (ArmReadCurrentEL () == AARCH64_EL1) {
|
ArmPkg: correct TTBR1_EL1 settings in TCR_EL1
As EDK2 runs in an idmap, we do not use TTBR1_EL1, nor do we configure
it. TTBR1_EL1 may contain UNKNOWN values if it is not programmed since
reset.
Prior to enabling the MMU, we do not set TCR_EL1.EPD1, and hence the CPU
may make page table walks via TTBR1_EL1 at any time, potentially using
UNKNOWN values. This can result in a number of potential problems (e.g.
the CPU may load from MMIO registers as part of a page table walk).
Additionally, in the presence of Cortex-A57 erratum #822227, we must
program TCR_EL1.TG1 == 0b1x (e.g. 4KB granule) regardless of the value
of TCR_EL1.EPD1, to ensure that EDK2 can make forward progress under a
hypervisor which makes use of PAR_EL1.
This patch ensures that we program TCR_EL1.EPD1 and TCR_EL1.TG1 as above
to avoid these issues. TCR_EL1.TG1 is set to 4K for all targets, as any
CPU capable of running EDK2 must support this granule, and given
TCR_EL1.EPD1, programming the field is not detrimental in the absence of
the erratum.
Contributed-under: TianoCore Contribution Agreement 1.0
Signed-off-by: Mark Rutland <mark.rutland@arm.com>
Reviewed-by: Ard Biesheuvel <ard.biesheuvel@linaro.org>
git-svn-id: https://svn.code.sf.net/p/edk2/code/trunk/edk2@18903 6f19259b-4bc3-4df7-8a09-765794883524
2015-11-19 15:14:25 +01:00
|
|
|
// Due to Cortex-A57 erratum #822227 we must set TG1[1] == 1, regardless of EPD1.
|
|
|
|
TCR = T0SZ | TCR_TG0_4KB | TCR_TG1_4KB | TCR_EPD1;
|
2013-07-26 19:13:08 +02:00
|
|
|
|
|
|
|
// Set the Physical Address Size using MaxAddress
|
|
|
|
if (MaxAddress < SIZE_4GB) {
|
|
|
|
TCR |= TCR_IPS_4GB;
|
|
|
|
} else if (MaxAddress < SIZE_64GB) {
|
|
|
|
TCR |= TCR_IPS_64GB;
|
|
|
|
} else if (MaxAddress < SIZE_1TB) {
|
|
|
|
TCR |= TCR_IPS_1TB;
|
|
|
|
} else if (MaxAddress < SIZE_4TB) {
|
|
|
|
TCR |= TCR_IPS_4TB;
|
|
|
|
} else if (MaxAddress < SIZE_16TB) {
|
|
|
|
TCR |= TCR_IPS_16TB;
|
|
|
|
} else if (MaxAddress < SIZE_256TB) {
|
|
|
|
TCR |= TCR_IPS_256TB;
|
|
|
|
} else {
|
|
|
|
DEBUG ((EFI_D_ERROR, "ArmConfigureMmu: The MaxAddress 0x%lX is not supported by this MMU configuration.\n", MaxAddress));
|
2013-07-18 20:07:46 +02:00
|
|
|
ASSERT (0); // Bigger than 48-bit memory space are not supported
|
|
|
|
return RETURN_UNSUPPORTED;
|
|
|
|
}
|
|
|
|
} else {
|
2013-07-26 19:13:08 +02:00
|
|
|
ASSERT (0); // UEFI is only expected to run at EL2 and EL1, not EL3.
|
2013-07-18 20:07:46 +02:00
|
|
|
return RETURN_UNSUPPORTED;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Set TCR
|
|
|
|
ArmSetTCR (TCR);
|
|
|
|
|
|
|
|
// Allocate pages for translation table
|
2015-09-09 15:37:13 +02:00
|
|
|
TranslationTablePageCount = EFI_SIZE_TO_PAGES(RootTableEntryCount * sizeof(UINT64));
|
|
|
|
TranslationTable = (UINT64*)AllocateAlignedPages (TranslationTablePageCount, TT_ALIGNMENT_DESCRIPTION_TABLE);
|
2013-07-18 20:07:46 +02:00
|
|
|
if (TranslationTable == NULL) {
|
|
|
|
return RETURN_OUT_OF_RESOURCES;
|
|
|
|
}
|
|
|
|
// We set TTBR0 just after allocating the table to retrieve its location from the subsequent
|
|
|
|
// functions without needing to pass this value across the functions. The MMU is only enabled
|
|
|
|
// after the translation tables are populated.
|
|
|
|
ArmSetTTBR0 (TranslationTable);
|
|
|
|
|
|
|
|
if (TranslationTableBase != NULL) {
|
|
|
|
*TranslationTableBase = TranslationTable;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (TranslationTableSize != NULL) {
|
|
|
|
*TranslationTableSize = RootTableEntryCount * sizeof(UINT64);
|
|
|
|
}
|
|
|
|
|
|
|
|
ZeroMem (TranslationTable, RootTableEntryCount * sizeof(UINT64));
|
|
|
|
|
|
|
|
// Disable MMU and caches. ArmDisableMmu() also invalidates the TLBs
|
|
|
|
ArmDisableMmu ();
|
|
|
|
ArmDisableDataCache ();
|
|
|
|
ArmDisableInstructionCache ();
|
|
|
|
|
|
|
|
// Make sure nothing sneaked into the cache
|
|
|
|
ArmCleanInvalidateDataCache ();
|
|
|
|
ArmInvalidateInstructionCache ();
|
|
|
|
|
|
|
|
TranslationTableAttribute = TT_ATTR_INDX_INVALID;
|
|
|
|
while (MemoryTable->Length != 0) {
|
|
|
|
// Find the memory attribute for the Translation Table
|
|
|
|
if (((UINTN)TranslationTable >= MemoryTable->PhysicalBase) &&
|
|
|
|
((UINTN)TranslationTable <= MemoryTable->PhysicalBase - 1 + MemoryTable->Length)) {
|
|
|
|
TranslationTableAttribute = MemoryTable->Attributes;
|
|
|
|
}
|
|
|
|
|
|
|
|
Status = FillTranslationTable (TranslationTable, MemoryTable);
|
|
|
|
if (RETURN_ERROR (Status)) {
|
|
|
|
goto FREE_TRANSLATION_TABLE;
|
|
|
|
}
|
|
|
|
MemoryTable++;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Translate the Memory Attributes into Translation Table Register Attributes
|
|
|
|
if ((TranslationTableAttribute == ARM_MEMORY_REGION_ATTRIBUTE_UNCACHED_UNBUFFERED) ||
|
|
|
|
(TranslationTableAttribute == ARM_MEMORY_REGION_ATTRIBUTE_NONSECURE_UNCACHED_UNBUFFERED)) {
|
|
|
|
TCR |= TCR_SH_NON_SHAREABLE | TCR_RGN_OUTER_NON_CACHEABLE | TCR_RGN_INNER_NON_CACHEABLE;
|
|
|
|
} else if ((TranslationTableAttribute == ARM_MEMORY_REGION_ATTRIBUTE_WRITE_BACK) ||
|
|
|
|
(TranslationTableAttribute == ARM_MEMORY_REGION_ATTRIBUTE_NONSECURE_WRITE_BACK)) {
|
|
|
|
TCR |= TCR_SH_INNER_SHAREABLE | TCR_RGN_OUTER_WRITE_BACK_ALLOC | TCR_RGN_INNER_WRITE_BACK_ALLOC;
|
|
|
|
} else if ((TranslationTableAttribute == ARM_MEMORY_REGION_ATTRIBUTE_WRITE_THROUGH) ||
|
|
|
|
(TranslationTableAttribute == ARM_MEMORY_REGION_ATTRIBUTE_NONSECURE_WRITE_THROUGH)) {
|
|
|
|
TCR |= TCR_SH_NON_SHAREABLE | TCR_RGN_OUTER_WRITE_THROUGH | TCR_RGN_INNER_WRITE_THROUGH;
|
|
|
|
} else {
|
|
|
|
// If we failed to find a mapping that contains the root translation table then it probably means the translation table
|
|
|
|
// is not mapped in the given memory map.
|
|
|
|
ASSERT (0);
|
|
|
|
Status = RETURN_UNSUPPORTED;
|
|
|
|
goto FREE_TRANSLATION_TABLE;
|
|
|
|
}
|
|
|
|
|
2014-08-19 15:36:36 +02:00
|
|
|
// Set again TCR after getting the Translation Table attributes
|
|
|
|
ArmSetTCR (TCR);
|
|
|
|
|
2013-07-18 20:07:46 +02:00
|
|
|
ArmSetMAIR (MAIR_ATTR(TT_ATTR_INDX_DEVICE_MEMORY, MAIR_ATTR_DEVICE_MEMORY) | // mapped to EFI_MEMORY_UC
|
|
|
|
MAIR_ATTR(TT_ATTR_INDX_MEMORY_NON_CACHEABLE, MAIR_ATTR_NORMAL_MEMORY_NON_CACHEABLE) | // mapped to EFI_MEMORY_WC
|
|
|
|
MAIR_ATTR(TT_ATTR_INDX_MEMORY_WRITE_THROUGH, MAIR_ATTR_NORMAL_MEMORY_WRITE_THROUGH) | // mapped to EFI_MEMORY_WT
|
|
|
|
MAIR_ATTR(TT_ATTR_INDX_MEMORY_WRITE_BACK, MAIR_ATTR_NORMAL_MEMORY_WRITE_BACK)); // mapped to EFI_MEMORY_WB
|
|
|
|
|
|
|
|
ArmDisableAlignmentCheck ();
|
|
|
|
ArmEnableInstructionCache ();
|
|
|
|
ArmEnableDataCache ();
|
|
|
|
|
|
|
|
ArmEnableMmu ();
|
|
|
|
return RETURN_SUCCESS;
|
|
|
|
|
|
|
|
FREE_TRANSLATION_TABLE:
|
|
|
|
FreePages (TranslationTable, TranslationTablePageCount);
|
|
|
|
return Status;
|
|
|
|
}
|