2016-06-01 03:49:42 +02:00
|
|
|
/** @file
|
|
|
|
IGD OpRegion definition from Intel Integrated Graphics Device OpRegion
|
|
|
|
Specification.
|
|
|
|
|
2016-09-30 19:35:18 +02:00
|
|
|
https://01.org/sites/default/files/documentation/skl_opregion_rev0p5.pdf
|
2016-06-01 03:49:42 +02:00
|
|
|
|
2016-10-18 05:10:16 +02:00
|
|
|
@note Fixed bug in the spec Mailbox3 - RM31 size from 0x45(69) to 0x46(70)
|
|
|
|
|
2016-06-01 03:49:42 +02:00
|
|
|
Copyright (c) 2016, Intel Corporation. All rights reserved.<BR>
|
|
|
|
This program and the accompanying materials
|
|
|
|
are licensed and made available under the terms and conditions of the BSD License
|
|
|
|
which accompanies this distribution. The full text of the license may be found at
|
|
|
|
http://opensource.org/licenses/bsd-license.php
|
|
|
|
|
|
|
|
THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
|
|
|
|
WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
|
|
|
|
|
|
|
|
**/
|
|
|
|
#ifndef _IGD_OPREGION_H_
|
|
|
|
#define _IGD_OPREGION_H_
|
|
|
|
|
2016-09-30 19:35:18 +02:00
|
|
|
#define IGD_OPREGION_HEADER_SIGN "IntelGraphicsMem"
|
|
|
|
#define IGD_OPREGION_HEADER_MBOX1 BIT0
|
|
|
|
#define IGD_OPREGION_HEADER_MBOX2 BIT1
|
|
|
|
#define IGD_OPREGION_HEADER_MBOX3 BIT2
|
|
|
|
#define IGD_OPREGION_HEADER_MBOX4 BIT3
|
|
|
|
#define IGD_OPREGION_HEADER_MBOX5 BIT4
|
|
|
|
|
2016-06-01 03:49:42 +02:00
|
|
|
/**
|
2016-08-22 07:19:00 +02:00
|
|
|
OpRegion structures:
|
|
|
|
Sub-structures define the different parts of the OpRegion followed by the
|
|
|
|
main structure representing the entire OpRegion.
|
2016-06-01 03:49:42 +02:00
|
|
|
|
2016-08-22 07:19:00 +02:00
|
|
|
@note: These structures are packed to 1 byte offsets because the exact
|
|
|
|
data location is required by the supporting design specification due to
|
|
|
|
the fact that the data is used by ASL and Graphics driver code compiled
|
|
|
|
separately.
|
2016-06-01 03:49:42 +02:00
|
|
|
**/
|
|
|
|
#pragma pack(1)
|
|
|
|
///
|
2016-08-31 00:57:34 +02:00
|
|
|
/// OpRegion Mailbox 0 Header structure. The OpRegion Header is used to
|
2016-08-22 07:19:00 +02:00
|
|
|
/// identify a block of memory as the graphics driver OpRegion.
|
2016-08-31 00:57:34 +02:00
|
|
|
/// Offset 0x0, Size 0x100
|
2016-06-01 03:49:42 +02:00
|
|
|
///
|
|
|
|
typedef struct {
|
2016-08-22 07:19:00 +02:00
|
|
|
CHAR8 SIGN[0x10]; ///< Offset 0x00 OpRegion Signature
|
|
|
|
UINT32 SIZE; ///< Offset 0x10 OpRegion Size
|
|
|
|
UINT32 OVER; ///< Offset 0x14 OpRegion Structure Version
|
|
|
|
UINT8 SVER[0x20]; ///< Offset 0x18 System BIOS Build Version
|
|
|
|
UINT8 VVER[0x10]; ///< Offset 0x38 Video BIOS Build Version
|
|
|
|
UINT8 GVER[0x10]; ///< Offset 0x48 Graphic Driver Build Version
|
|
|
|
UINT32 MBOX; ///< Offset 0x58 Supported Mailboxes
|
|
|
|
UINT32 DMOD; ///< Offset 0x5C Driver Model
|
2016-09-30 19:35:18 +02:00
|
|
|
UINT32 PCON; ///< Offset 0x60 Platform Configuration
|
2016-10-12 06:58:46 +02:00
|
|
|
CHAR16 DVER[0x10]; ///< Offset 0x64 GOP Version
|
2016-09-30 19:35:18 +02:00
|
|
|
UINT8 RM01[0x7C]; ///< Offset 0x84 Reserved Must be zero
|
2016-08-31 00:57:34 +02:00
|
|
|
} IGD_OPREGION_HEADER;
|
2016-06-01 03:49:42 +02:00
|
|
|
|
|
|
|
///
|
2016-08-31 00:57:34 +02:00
|
|
|
/// OpRegion Mailbox 1 - Public ACPI Methods
|
|
|
|
/// Offset 0x100, Size 0x100
|
2016-06-01 03:49:42 +02:00
|
|
|
///
|
|
|
|
typedef struct {
|
2016-08-22 07:19:00 +02:00
|
|
|
UINT32 DRDY; ///< Offset 0x100 Driver Readiness
|
|
|
|
UINT32 CSTS; ///< Offset 0x104 Status
|
|
|
|
UINT32 CEVT; ///< Offset 0x108 Current Event
|
2016-09-30 19:35:18 +02:00
|
|
|
UINT8 RM11[0x14]; ///< Offset 0x10C Reserved Must be Zero
|
2016-08-22 07:19:00 +02:00
|
|
|
UINT32 DIDL[8]; ///< Offset 0x120 Supported Display Devices ID List
|
|
|
|
UINT32 CPDL[8]; ///< Offset 0x140 Currently Attached Display Devices List
|
|
|
|
UINT32 CADL[8]; ///< Offset 0x160 Currently Active Display Devices List
|
|
|
|
UINT32 NADL[8]; ///< Offset 0x180 Next Active Devices List
|
|
|
|
UINT32 ASLP; ///< Offset 0x1A0 ASL Sleep Time Out
|
|
|
|
UINT32 TIDX; ///< Offset 0x1A4 Toggle Table Index
|
|
|
|
UINT32 CHPD; ///< Offset 0x1A8 Current Hotplug Enable Indicator
|
|
|
|
UINT32 CLID; ///< Offset 0x1AC Current Lid State Indicator
|
|
|
|
UINT32 CDCK; ///< Offset 0x1B0 Current Docking State Indicator
|
|
|
|
UINT32 SXSW; ///< Offset 0x1B4 Display Switch Notification on Sx State Resume
|
|
|
|
UINT32 EVTS; ///< Offset 0x1B8 Events supported by ASL
|
|
|
|
UINT32 CNOT; ///< Offset 0x1BC Current OS Notification
|
|
|
|
UINT32 NRDY; ///< Offset 0x1C0 Driver Status
|
2016-09-30 19:35:18 +02:00
|
|
|
UINT8 DID2[0x1C]; ///< Offset 0x1C4 Extended Supported Devices ID List (DOD)
|
|
|
|
UINT8 CPD2[0x1C]; ///< Offset 0x1E0 Extended Attached Display Devices List
|
|
|
|
UINT8 RM12[4]; ///< Offset 0x1FC - 0x1FF Reserved Must be zero
|
2016-08-31 00:57:34 +02:00
|
|
|
} IGD_OPREGION_MBOX1;
|
2016-06-01 03:49:42 +02:00
|
|
|
|
|
|
|
///
|
2016-08-31 00:57:34 +02:00
|
|
|
/// OpRegion Mailbox 2 - Software SCI Interface
|
|
|
|
/// Offset 0x200, Size 0x100
|
2016-06-01 03:49:42 +02:00
|
|
|
///
|
|
|
|
typedef struct {
|
2016-08-22 07:19:00 +02:00
|
|
|
UINT32 SCIC; ///< Offset 0x200 Software SCI Command / Status / Data
|
|
|
|
UINT32 PARM; ///< Offset 0x204 Software SCI Parameters
|
|
|
|
UINT32 DSLP; ///< Offset 0x208 Driver Sleep Time Out
|
2016-09-30 19:35:18 +02:00
|
|
|
UINT8 RM21[0xF4]; ///< Offset 0x20C - 0x2FF Reserved Must be zero
|
2016-08-31 00:57:34 +02:00
|
|
|
} IGD_OPREGION_MBOX2;
|
2016-06-01 03:49:42 +02:00
|
|
|
|
|
|
|
///
|
2016-08-31 00:57:34 +02:00
|
|
|
/// OpRegion Mailbox 3 - BIOS/Driver Notification - ASLE Support
|
|
|
|
/// Offset 0x300, Size 0x100
|
2016-06-01 03:49:42 +02:00
|
|
|
///
|
|
|
|
typedef struct {
|
2016-08-22 07:19:00 +02:00
|
|
|
UINT32 ARDY; ///< Offset 0x300 Driver Readiness
|
|
|
|
UINT32 ASLC; ///< Offset 0x304 ASLE Interrupt Command / Status
|
|
|
|
UINT32 TCHE; ///< Offset 0x308 Technology Enabled Indicator
|
|
|
|
UINT32 ALSI; ///< Offset 0x30C Current ALS Luminance Reading
|
|
|
|
UINT32 BCLP; ///< Offset 0x310 Requested Backlight Brightness
|
|
|
|
UINT32 PFIT; ///< Offset 0x314 Panel Fitting State or Request
|
|
|
|
UINT32 CBLV; ///< Offset 0x318 Current Brightness Level
|
|
|
|
UINT16 BCLM[0x14]; ///< Offset 0x31C Backlight Brightness Levels Duty Cycle Mapping Table
|
|
|
|
UINT32 CPFM; ///< Offset 0x344 Current Panel Fitting Mode
|
|
|
|
UINT32 EPFM; ///< Offset 0x348 Enabled Panel Fitting Modes
|
|
|
|
UINT8 PLUT[0x4A]; ///< Offset 0x34C Panel Look Up Table & Identifier
|
|
|
|
UINT32 PFMB; ///< Offset 0x396 PWM Frequency and Minimum Brightness
|
|
|
|
UINT32 CCDV; ///< Offset 0x39A Color Correction Default Values
|
2016-09-30 19:35:18 +02:00
|
|
|
UINT32 PCFT; ///< Offset 0x39E Power Conservation Features
|
|
|
|
UINT32 SROT; ///< Offset 0x3A2 Supported Rotation Angles
|
|
|
|
UINT32 IUER; ///< Offset 0x3A6 Intel Ultrabook(TM) Event Register
|
|
|
|
UINT64 FDSS; ///< Offset 0x3AA DSS Buffer address allocated for IFFS feature
|
|
|
|
UINT32 FDSP; ///< Offset 0x3B2 Size of DSS buffer
|
|
|
|
UINT32 STAT; ///< Offset 0x3B6 State Indicator
|
2016-10-18 05:10:16 +02:00
|
|
|
UINT8 RM31[0x46]; ///< Offset 0x3BA - 0x3FF Reserved Must be zero. Bug in spec 0x45(69)
|
2016-08-31 00:57:34 +02:00
|
|
|
} IGD_OPREGION_MBOX3;
|
2016-06-01 03:49:42 +02:00
|
|
|
|
|
|
|
///
|
2016-08-31 00:57:34 +02:00
|
|
|
/// OpRegion Mailbox 4 - VBT Video BIOS Table
|
|
|
|
/// Offset 0x400, Size 0x1800
|
2016-06-01 03:49:42 +02:00
|
|
|
///
|
|
|
|
typedef struct {
|
2016-08-22 07:19:00 +02:00
|
|
|
UINT8 RVBT[0x1800]; ///< Offset 0x400 - 0x1BFF Raw VBT Data
|
2016-08-31 00:57:34 +02:00
|
|
|
} IGD_OPREGION_MBOX4;
|
2016-06-01 03:49:42 +02:00
|
|
|
|
2016-09-30 19:35:18 +02:00
|
|
|
///
|
|
|
|
/// OpRegion Mailbox 5 - BIOS/Driver Notification - Data storage BIOS to Driver data sync
|
|
|
|
/// Offset 0x1C00, Size 0x400
|
|
|
|
///
|
|
|
|
typedef struct {
|
|
|
|
UINT32 PHED; ///< Offset 0x1C00 Panel Header
|
|
|
|
UINT8 BDDC[0x100]; ///< Offset 0x1C04 Panel EDID (DDC data)
|
|
|
|
UINT8 RM51[0x2FC]; ///< Offset 0x1D04 - 0x1FFF Reserved Must be zero
|
|
|
|
} IGD_OPREGION_MBOX5;
|
|
|
|
|
2016-06-01 03:49:42 +02:00
|
|
|
///
|
|
|
|
/// IGD OpRegion Structure
|
|
|
|
///
|
|
|
|
typedef struct {
|
2016-08-31 00:57:34 +02:00
|
|
|
IGD_OPREGION_HEADER Header; ///< OpRegion header (Offset 0x0, Size 0x100)
|
|
|
|
IGD_OPREGION_MBOX1 MBox1; ///< Mailbox 1: Public ACPI Methods (Offset 0x100, Size 0x100)
|
|
|
|
IGD_OPREGION_MBOX2 MBox2; ///< Mailbox 2: Software SCI Interface (Offset 0x200, Size 0x100)
|
|
|
|
IGD_OPREGION_MBOX3 MBox3; ///< Mailbox 3: BIOS to Driver Notification (Offset 0x300, Size 0x100)
|
|
|
|
IGD_OPREGION_MBOX4 MBox4; ///< Mailbox 4: Video BIOS Table (VBT) (Offset 0x400, Size 0x1800)
|
2016-09-30 19:35:18 +02:00
|
|
|
IGD_OPREGION_MBOX5 MBox5; ///< Mailbox 5: BIOS to Driver Notification Extension (Offset 0x1C00, Size 0x400)
|
2016-08-31 00:57:34 +02:00
|
|
|
} IGD_OPREGION_STRUCTURE;
|
2016-06-16 02:42:44 +02:00
|
|
|
#pragma pack()
|
|
|
|
|
|
|
|
#endif
|