2011-02-02 23:35:30 +01:00
|
|
|
/** @file
|
|
|
|
*
|
2012-03-26 13:03:36 +02:00
|
|
|
* Copyright (c) 2011-2012, ARM Limited. All rights reserved.
|
2011-02-02 23:35:30 +01:00
|
|
|
*
|
|
|
|
* This program and the accompanying materials
|
|
|
|
* are licensed and made available under the terms and conditions of the BSD License
|
|
|
|
* which accompanies this distribution. The full text of the license may be found at
|
|
|
|
* http://opensource.org/licenses/bsd-license.php
|
|
|
|
*
|
|
|
|
* THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
|
|
|
|
* WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
|
|
|
|
*
|
|
|
|
**/
|
|
|
|
|
2012-03-26 12:45:27 +02:00
|
|
|
#include <Base.h>
|
2012-03-26 13:03:36 +02:00
|
|
|
#include <Library/ArmLib.h>
|
2012-03-26 12:45:27 +02:00
|
|
|
#include <Library/DebugLib.h>
|
2011-02-02 23:35:30 +01:00
|
|
|
#include <Library/IoLib.h>
|
2011-09-23 00:59:52 +02:00
|
|
|
#include <Library/ArmGicLib.h>
|
2011-02-02 23:35:30 +01:00
|
|
|
|
|
|
|
/*
|
|
|
|
* This function configures the all interrupts to be Non-secure.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
VOID
|
|
|
|
EFIAPI
|
2011-09-23 00:59:52 +02:00
|
|
|
ArmGicSetupNonSecure (
|
2012-03-26 13:03:36 +02:00
|
|
|
IN UINTN MpId,
|
2011-02-02 23:35:30 +01:00
|
|
|
IN INTN GicDistributorBase,
|
|
|
|
IN INTN GicInterruptInterfaceBase
|
|
|
|
)
|
|
|
|
{
|
2011-09-27 18:42:47 +02:00
|
|
|
UINTN InterruptId;
|
|
|
|
UINTN CachedPriorityMask;
|
2012-03-26 12:45:27 +02:00
|
|
|
UINTN Index;
|
2011-09-27 18:42:47 +02:00
|
|
|
|
|
|
|
CachedPriorityMask = MmioRead32 (GicInterruptInterfaceBase + ARM_GIC_ICCPMR);
|
2011-02-02 23:35:30 +01:00
|
|
|
|
2011-06-11 13:15:55 +02:00
|
|
|
// Set priority Mask so that no interrupts get through to CPU
|
2011-09-27 18:42:47 +02:00
|
|
|
MmioWrite32 (GicInterruptInterfaceBase + ARM_GIC_ICCPMR, 0);
|
2011-02-02 23:35:30 +01:00
|
|
|
|
2011-06-11 13:15:55 +02:00
|
|
|
// Check if there are any pending interrupts
|
2011-09-23 00:59:52 +02:00
|
|
|
//TODO: could be extended to take Peripheral interrupts into consideration, but at the moment only SGI's are taken into consideration.
|
2011-09-27 18:42:47 +02:00
|
|
|
while(0 != (MmioRead32 (GicDistributorBase + ARM_GIC_ICDICPR) & 0xF)) {
|
2011-06-11 13:15:55 +02:00
|
|
|
// Some of the SGI's are still pending, read Ack register and send End of Interrupt Signal
|
2011-09-27 18:42:47 +02:00
|
|
|
InterruptId = MmioRead32 (GicInterruptInterfaceBase + ARM_GIC_ICCIAR);
|
2011-02-02 23:35:30 +01:00
|
|
|
|
2011-06-11 13:15:55 +02:00
|
|
|
// Write to End of interrupt signal
|
2011-09-27 18:42:47 +02:00
|
|
|
MmioWrite32 (GicInterruptInterfaceBase + ARM_GIC_ICCEIOR, InterruptId);
|
2011-06-11 13:15:55 +02:00
|
|
|
}
|
2011-02-02 23:35:30 +01:00
|
|
|
|
2012-03-26 13:03:36 +02:00
|
|
|
// Only the primary core should set the Non Secure bit to the SPIs (Shared Peripheral Interrupt).
|
|
|
|
if (IS_PRIMARY_CORE(MpId)) {
|
|
|
|
// Ensure all GIC interrupts are Non-Secure
|
|
|
|
for (Index = 0; Index < (PcdGet32(PcdGicNumInterrupts) / 32); Index++) {
|
|
|
|
MmioWrite32 (GicDistributorBase + ARM_GIC_ICDISR + (Index * 4), 0xffffffff);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
// The secondary cores only set the Non Secure bit to their banked PPIs
|
|
|
|
MmioWrite32 (GicDistributorBase + ARM_GIC_ICDISR, 0xffffffff);
|
2012-03-26 12:45:27 +02:00
|
|
|
}
|
2011-02-02 23:35:30 +01:00
|
|
|
|
|
|
|
// Ensure all interrupts can get through the priority mask
|
2011-09-27 18:42:47 +02:00
|
|
|
MmioWrite32 (GicInterruptInterfaceBase + ARM_GIC_ICCPMR, CachedPriorityMask);
|
2011-02-02 23:35:30 +01:00
|
|
|
}
|
|
|
|
|
2012-03-26 12:45:27 +02:00
|
|
|
/*
|
|
|
|
* This function configures the interrupts set by the mask to be secure.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
VOID
|
|
|
|
EFIAPI
|
|
|
|
ArmGicSetSecureInterrupts (
|
|
|
|
IN UINTN GicDistributorBase,
|
|
|
|
IN UINTN* GicSecureInterruptMask,
|
|
|
|
IN UINTN GicSecureInterruptMaskSize
|
|
|
|
)
|
|
|
|
{
|
|
|
|
UINTN Index;
|
|
|
|
UINT32 InterruptStatus;
|
|
|
|
|
|
|
|
// We must not have more interrupts defined by the mask than the number of available interrupts
|
|
|
|
ASSERT(GicSecureInterruptMaskSize <= (PcdGet32(PcdGicNumInterrupts) / 32));
|
|
|
|
|
|
|
|
// Set all the interrupts defined by the mask as Secure
|
|
|
|
for (Index = 0; Index < GicSecureInterruptMaskSize; Index++) {
|
|
|
|
InterruptStatus = MmioRead32 (GicDistributorBase + ARM_GIC_ICDISR + (Index * 4));
|
|
|
|
MmioWrite32 (GicDistributorBase + ARM_GIC_ICDISR + (Index * 4), InterruptStatus & (~GicSecureInterruptMask[Index]));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-02-02 23:35:30 +01:00
|
|
|
VOID
|
|
|
|
EFIAPI
|
2011-09-23 00:59:52 +02:00
|
|
|
ArmGicEnableInterruptInterface (
|
2011-02-02 23:35:30 +01:00
|
|
|
IN INTN GicInterruptInterfaceBase
|
|
|
|
)
|
|
|
|
{
|
2011-09-27 18:42:47 +02:00
|
|
|
// Set Priority Mask to allow interrupts
|
|
|
|
MmioWrite32 (GicInterruptInterfaceBase + ARM_GIC_ICCPMR, 0x000000FF);
|
2011-02-02 23:35:30 +01:00
|
|
|
|
2011-09-27 18:42:47 +02:00
|
|
|
// Enable CPU interface in Secure world
|
|
|
|
// Enable CPU inteface in Non-secure World
|
|
|
|
// Signal Secure Interrupts to CPU using FIQ line *
|
|
|
|
MmioWrite32 (GicInterruptInterfaceBase + ARM_GIC_ICCICR,
|
2011-09-23 00:59:52 +02:00
|
|
|
ARM_GIC_ICCICR_ENABLE_SECURE |
|
|
|
|
ARM_GIC_ICCICR_ENABLE_NS |
|
|
|
|
ARM_GIC_ICCICR_SIGNAL_SECURE_TO_FIQ);
|
2011-02-02 23:35:30 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
VOID
|
|
|
|
EFIAPI
|
2011-09-23 00:59:52 +02:00
|
|
|
ArmGicEnableDistributor (
|
2011-02-02 23:35:30 +01:00
|
|
|
IN INTN GicDistributorBase
|
|
|
|
)
|
|
|
|
{
|
2011-09-27 18:42:47 +02:00
|
|
|
// Turn on the GIC distributor
|
|
|
|
MmioWrite32 (GicDistributorBase + ARM_GIC_ICDDCR, 1);
|
2011-02-02 23:35:30 +01:00
|
|
|
}
|